system_api_esp32c3.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. // Copyright 2013-2020 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <string.h>
  15. #include "sdkconfig.h"
  16. #include "esp_system.h"
  17. #include "esp_private/system_internal.h"
  18. #include "esp_attr.h"
  19. #include "esp_log.h"
  20. #include "esp32c3/rom/cache.h"
  21. #include "esp32c3/cache_err_int.h"
  22. #include "riscv/riscv_interrupts.h"
  23. #include "riscv/interrupt.h"
  24. #include "esp_rom_uart.h"
  25. #include "soc/gpio_reg.h"
  26. #include "soc/rtc_cntl_reg.h"
  27. #include "soc/timer_group_reg.h"
  28. #include "soc/cpu.h"
  29. #include "soc/rtc.h"
  30. #include "soc/syscon_reg.h"
  31. #include "soc/system_reg.h"
  32. #include "hal/wdt_hal.h"
  33. /* "inner" restart function for after RTOS, interrupts & anything else on this
  34. * core are already stopped. Stalls other core, resets hardware,
  35. * triggers restart.
  36. */
  37. void IRAM_ATTR esp_restart_noos(void)
  38. {
  39. // Disable interrupts
  40. riscv_global_interrupts_disable();
  41. // Enable RTC watchdog for 1 second
  42. wdt_hal_context_t rtc_wdt_ctx;
  43. wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
  44. uint32_t stage_timeout_ticks = (uint32_t)(1000ULL * rtc_clk_slow_freq_get_hz() / 1000ULL);
  45. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  46. wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
  47. wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE1, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_RTC);
  48. //Enable flash boot mode so that flash booting after restart is protected by the RTC WDT.
  49. wdt_hal_set_flashboot_en(&rtc_wdt_ctx, true);
  50. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  51. // Reset and stall the other CPU.
  52. // CPU must be reset before stalling, in case it was running a s32c1i
  53. // instruction. This would cause memory pool to be locked by arbiter
  54. // to the stalled CPU, preventing current CPU from accessing this pool.
  55. const uint32_t core_id = cpu_hal_get_core_id();
  56. #if !CONFIG_FREERTOS_UNICORE
  57. const uint32_t other_core_id = (core_id == 0) ? 1 : 0;
  58. esp_cpu_reset(other_core_id);
  59. esp_cpu_stall(other_core_id);
  60. #endif
  61. // Disable TG0/TG1 watchdogs
  62. wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
  63. wdt_hal_write_protect_disable(&wdt0_context);
  64. wdt_hal_disable(&wdt0_context);
  65. wdt_hal_write_protect_enable(&wdt0_context);
  66. wdt_hal_context_t wdt1_context = {.inst = WDT_MWDT1, .mwdt_dev = &TIMERG1};
  67. wdt_hal_write_protect_disable(&wdt1_context);
  68. wdt_hal_disable(&wdt1_context);
  69. wdt_hal_write_protect_enable(&wdt1_context);
  70. // Flush any data left in UART FIFOs
  71. esp_rom_uart_tx_wait_idle(0);
  72. esp_rom_uart_tx_wait_idle(1);
  73. // Disable cache
  74. Cache_Disable_ICache();
  75. // 2nd stage bootloader reconfigures SPI flash signals.
  76. // Reset them to the defaults expected by ROM.
  77. WRITE_PERI_REG(GPIO_FUNC0_IN_SEL_CFG_REG, 0x30);
  78. WRITE_PERI_REG(GPIO_FUNC1_IN_SEL_CFG_REG, 0x30);
  79. WRITE_PERI_REG(GPIO_FUNC2_IN_SEL_CFG_REG, 0x30);
  80. WRITE_PERI_REG(GPIO_FUNC3_IN_SEL_CFG_REG, 0x30);
  81. WRITE_PERI_REG(GPIO_FUNC4_IN_SEL_CFG_REG, 0x30);
  82. WRITE_PERI_REG(GPIO_FUNC5_IN_SEL_CFG_REG, 0x30);
  83. // Reset wifi/bluetooth/ethernet/sdio (bb/mac)
  84. SET_PERI_REG_MASK(SYSTEM_CORE_RST_EN_REG,
  85. SYSTEM_BB_RST | SYSTEM_FE_RST | SYSTEM_MAC_RST |
  86. SYSTEM_BT_RST | SYSTEM_BTMAC_RST | SYSTEM_MACPWR_RST |
  87. SYSTEM_RW_BTMAC_RST | SYSTEM_RW_BTLP_RST);
  88. REG_WRITE(SYSTEM_CORE_RST_EN_REG, 0);
  89. // Reset timer/spi/uart
  90. SET_PERI_REG_MASK(SYSTEM_PERIP_RST_EN0_REG,
  91. SYSTEM_TIMERS_RST | SYSTEM_SPI01_RST | SYSTEM_UART_RST);
  92. REG_WRITE(SYSTEM_PERIP_RST_EN0_REG, 0);
  93. REG_WRITE(SYSTEM_PERIP_RST_EN1_REG, 0);
  94. // Set CPU back to XTAL source, no PLL, same as hard reset
  95. #if !CONFIG_IDF_ENV_FPGA
  96. rtc_clk_cpu_freq_set_xtal();
  97. #endif
  98. #if !CONFIG_FREERTOS_UNICORE
  99. // Clear entry point for APP CPU
  100. REG_WRITE(SYSTEM_CORE_1_CONTROL_1_REG, 0);
  101. #endif
  102. // Reset CPUs
  103. if (core_id == 0) {
  104. // Running on PRO CPU: APP CPU is stalled. Can reset both CPUs.
  105. #if !CONFIG_FREERTOS_UNICORE
  106. esp_cpu_reset(1);
  107. #endif
  108. esp_cpu_reset(0);
  109. }
  110. #if !CONFIG_FREERTOS_UNICORE
  111. else {
  112. // Running on APP CPU: need to reset PRO CPU and unstall it,
  113. // then reset APP CPU
  114. esp_cpu_reset(0);
  115. esp_cpu_unstall(0);
  116. esp_cpu_reset(1);
  117. }
  118. #endif
  119. while (true) {
  120. ;
  121. }
  122. }
  123. void esp_chip_info(esp_chip_info_t *out_info)
  124. {
  125. memset(out_info, 0, sizeof(*out_info));
  126. out_info->model = CHIP_ESP32C3;
  127. out_info->cores = 1;
  128. out_info->features = CHIP_FEATURE_WIFI_BGN | CHIP_FEATURE_BLE;
  129. }