panic.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <stdlib.h>
  14. #include "esp_err.h"
  15. #include "esp_attr.h"
  16. #include "esp_private/system_internal.h"
  17. #include "esp_private/usb_console.h"
  18. #include "esp_ota_ops.h"
  19. #if CONFIG_APPTRACE_ENABLE
  20. #include "esp_app_trace.h"
  21. #if CONFIG_SYSVIEW_ENABLE
  22. #include "SEGGER_RTT.h"
  23. #endif
  24. #endif // CONFIG_APPTRACE_ENABLE
  25. #include "esp_core_dump.h"
  26. #include "soc/cpu.h"
  27. #include "soc/rtc.h"
  28. #include "hal/timer_hal.h"
  29. #include "hal/cpu_hal.h"
  30. #include "hal/wdt_types.h"
  31. #include "hal/wdt_hal.h"
  32. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  33. #include <string.h>
  34. #include "hal/uart_hal.h"
  35. #endif
  36. #include "esp_private/panic_internal.h"
  37. #include "port/panic_funcs.h"
  38. #include "sdkconfig.h"
  39. #if CONFIG_ESP_SYSTEM_PANIC_GDBSTUB
  40. #include "esp_private/gdbstub.h"
  41. #endif
  42. #if CONFIG_ESP32_ENABLE_COREDUMP
  43. #include "esp_core_dump.h"
  44. #endif
  45. #if CONFIG_APPTRACE_ENABLE
  46. #include "esp_app_trace.h"
  47. #if CONFIG_SYSVIEW_ENABLE
  48. #include "SEGGER_RTT.h"
  49. #endif
  50. #if CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO == -1
  51. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO ESP_APPTRACE_TMO_INFINITE
  52. #else
  53. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO (1000*CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO)
  54. #endif
  55. #endif // CONFIG_APPTRACE_ENABLE
  56. #if CONFIG_ESP_SYSTEM_PANIC_GDBSTUB
  57. #include "esp_private/gdbstub.h"
  58. #endif
  59. bool g_panic_abort = false;
  60. static char *s_panic_abort_details = NULL;
  61. static wdt_hal_context_t rtc_wdt_ctx = {.inst = WDT_RWDT, .rwdt_dev = &RTCCNTL};
  62. static wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
  63. static wdt_hal_context_t wdt1_context = {.inst = WDT_MWDT1, .mwdt_dev = &TIMERG1};
  64. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  65. #if CONFIG_ESP_CONSOLE_UART
  66. static uart_hal_context_t s_panic_uart = { .dev = CONFIG_ESP_CONSOLE_UART_NUM == 0 ? &UART0 : &UART1 };
  67. void panic_print_char(const char c)
  68. {
  69. uint32_t sz = 0;
  70. while(!uart_hal_get_txfifo_len(&s_panic_uart));
  71. uart_hal_write_txfifo(&s_panic_uart, (uint8_t*) &c, 1, &sz);
  72. }
  73. #endif // CONFIG_ESP_CONSOLE_UART
  74. #if CONFIG_ESP_CONSOLE_USB_CDC
  75. void panic_print_char(const char c)
  76. {
  77. esp_usb_console_write_buf(&c, 1);
  78. /* result ignored */
  79. }
  80. #endif // CONFIG_ESP_CONSOLE_USB_CDC
  81. #if CONFIG_ESP_CONSOLE_NONE
  82. void panic_print_char(const char c)
  83. {
  84. /* no-op */
  85. }
  86. #endif // CONFIG_ESP_CONSOLE_NONE
  87. void panic_print_str(const char *str)
  88. {
  89. for(int i = 0; str[i] != 0; i++) {
  90. panic_print_char(str[i]);
  91. }
  92. }
  93. void panic_print_hex(int h)
  94. {
  95. int x;
  96. int c;
  97. // Does not print '0x', only the digits (8 digits to print)
  98. for (x = 0; x < 8; x++) {
  99. c = (h >> 28) & 0xf; // extract the leftmost byte
  100. if (c < 10) {
  101. panic_print_char('0' + c);
  102. } else {
  103. panic_print_char('a' + c - 10);
  104. }
  105. h <<= 4; // move the 2nd leftmost byte to the left, to be extracted next
  106. }
  107. }
  108. void panic_print_dec(int d)
  109. {
  110. // can print at most 2 digits!
  111. int n1, n2;
  112. n1 = d % 10; // extract ones digit
  113. n2 = d / 10; // extract tens digit
  114. if (n2 == 0) {
  115. panic_print_char(' ');
  116. } else {
  117. panic_print_char(n2 + '0');
  118. }
  119. panic_print_char(n1 + '0');
  120. }
  121. #endif // CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  122. /*
  123. If watchdogs are enabled, the panic handler runs the risk of getting aborted pre-emptively because
  124. an overzealous watchdog decides to reset it. On the other hand, if we disable all watchdogs, we run
  125. the risk of somehow halting in the panic handler and not resetting. That is why this routine kills
  126. all watchdogs except the timer group 0 watchdog, and it reconfigures that to reset the chip after
  127. one second.
  128. */
  129. static void reconfigure_all_wdts(void)
  130. {
  131. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  132. //Reconfigure TWDT (Timer Group 0)
  133. wdt_hal_init(&wdt0_context, WDT_MWDT0, MWDT0_TICK_PRESCALER, false); //Prescaler: wdt counts in ticks of TG0_WDT_TICK_US
  134. wdt_hal_write_protect_disable(&wdt0_context);
  135. wdt_hal_config_stage(&wdt0_context, 0, 1000*1000/MWDT0_TICKS_PER_US, WDT_STAGE_ACTION_RESET_SYSTEM); //1 second before reset
  136. wdt_hal_enable(&wdt0_context);
  137. wdt_hal_write_protect_enable(&wdt0_context);
  138. //Disable IWDT (Timer Group 1)
  139. wdt_hal_write_protect_disable(&wdt1_context);
  140. wdt_hal_disable(&wdt1_context);
  141. wdt_hal_write_protect_enable(&wdt1_context);
  142. }
  143. /*
  144. This disables all the watchdogs for when we call the gdbstub.
  145. */
  146. static inline void disable_all_wdts(void)
  147. {
  148. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  149. //Task WDT is the Main Watchdog Timer of Timer Group 0
  150. wdt_hal_write_protect_disable(&wdt0_context);
  151. wdt_hal_disable(&wdt0_context);
  152. wdt_hal_write_protect_enable(&wdt0_context);
  153. //Interupt WDT is the Main Watchdog Timer of Timer Group 1
  154. wdt_hal_write_protect_disable(&wdt1_context);
  155. wdt_hal_disable(&wdt1_context);
  156. wdt_hal_write_protect_enable(&wdt1_context);
  157. }
  158. static void print_abort_details(const void *f)
  159. {
  160. panic_print_str(s_panic_abort_details);
  161. }
  162. // Control arrives from chip-specific panic handler, environment prepared for
  163. // the 'main' logic of panic handling. This means that chip-specific stuff have
  164. // already been done, and panic_info_t has been filled.
  165. void esp_panic_handler(panic_info_t *info)
  166. {
  167. // If the exception was due to an abort, override some of the panic info
  168. if (g_panic_abort) {
  169. info->description = NULL;
  170. info->details = s_panic_abort_details ? print_abort_details : NULL;
  171. info->reason = NULL;
  172. info->exception = PANIC_EXCEPTION_ABORT;
  173. }
  174. /*
  175. * For any supported chip, the panic handler prints the contents of panic_info_t in the following format:
  176. *
  177. *
  178. * Guru Meditation Error: Core <core> (<exception>). <description>
  179. * <details>
  180. *
  181. * <state>
  182. *
  183. * <elf_info>
  184. *
  185. *
  186. * ----------------------------------------------------------------------------------------
  187. * core - core where exception was triggered
  188. * exception - what kind of exception occured
  189. * description - a short description regarding the exception that occured
  190. * details - more details about the exception
  191. * state - processor state like register contents, and backtrace
  192. * elf_info - details about the image currently running
  193. *
  194. * NULL fields in panic_info_t are not printed.
  195. *
  196. * */
  197. if (info->reason) {
  198. panic_print_str("Guru Meditation Error: Core ");
  199. panic_print_dec(info->core);
  200. panic_print_str(" panic'ed (");
  201. panic_print_str(info->reason);
  202. panic_print_str("). ");
  203. }
  204. if (info->description) {
  205. panic_print_str(info->description);
  206. }
  207. panic_print_str("\r\n");
  208. PANIC_INFO_DUMP(info, details);
  209. panic_print_str("\r\n");
  210. // If on-chip-debugger is attached, and system is configured to be aware of this,
  211. // then only print up to details. Users should be able to probe for the other information
  212. // in debug mode.
  213. if (esp_cpu_in_ocd_debug_mode()) {
  214. panic_print_str("Setting breakpoint at 0x");
  215. panic_print_hex((uint32_t)info->addr);
  216. panic_print_str(" and returning...\r\n");
  217. disable_all_wdts();
  218. #if CONFIG_APPTRACE_ENABLE
  219. #if CONFIG_SYSVIEW_ENABLE
  220. SEGGER_RTT_ESP32_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  221. #else
  222. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  223. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  224. #endif
  225. #endif
  226. cpu_hal_set_breakpoint(0, info->addr); // use breakpoint 0
  227. return;
  228. }
  229. // start panic WDT to restart system if we hang in this handler
  230. if (!wdt_hal_is_enabled(&rtc_wdt_ctx)) {
  231. wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
  232. uint32_t stage_timeout_ticks = (uint32_t)(7000ULL * rtc_clk_slow_freq_get_hz() / 1000ULL);
  233. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  234. wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
  235. // 64KB of core dump data (stacks of about 30 tasks) will produce ~85KB base64 data.
  236. // @ 115200 UART speed it will take more than 6 sec to print them out.
  237. wdt_hal_enable(&rtc_wdt_ctx);
  238. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  239. }
  240. //Feed the watchdogs, so they will give us time to print out debug info
  241. reconfigure_all_wdts();
  242. PANIC_INFO_DUMP(info, state);
  243. panic_print_str("\r\n");
  244. panic_print_str("\r\nELF file SHA256: ");
  245. char sha256_buf[65];
  246. esp_ota_get_app_elf_sha256(sha256_buf, sizeof(sha256_buf));
  247. panic_print_str(sha256_buf);
  248. panic_print_str("\r\n");
  249. panic_print_str("\r\n");
  250. #if CONFIG_APPTRACE_ENABLE
  251. disable_all_wdts();
  252. #if CONFIG_SYSVIEW_ENABLE
  253. SEGGER_RTT_ESP32_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  254. #else
  255. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  256. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  257. #endif
  258. reconfigure_all_wdts();
  259. #endif
  260. #if CONFIG_ESP_SYSTEM_PANIC_GDBSTUB
  261. disable_all_wdts();
  262. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  263. wdt_hal_disable(&rtc_wdt_ctx);
  264. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  265. panic_print_str("Entering gdb stub now.\r\n");
  266. esp_gdbstub_panic_handler((esp_gdbstub_frame_t*)info->frame);
  267. #else
  268. #if CONFIG_ESP_COREDUMP_ENABLE
  269. static bool s_dumping_core;
  270. if (s_dumping_core) {
  271. panic_print_str("Re-entered core dump! Exception happened during core dump!\r\n");
  272. } else {
  273. disable_all_wdts();
  274. s_dumping_core = true;
  275. #if CONFIG_ESP_COREDUMP_ENABLE_TO_FLASH
  276. esp_core_dump_to_flash(info);
  277. #endif
  278. #if CONFIG_ESP_COREDUMP_ENABLE_TO_UART && !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  279. esp_core_dump_to_uart(info);
  280. #endif
  281. s_dumping_core = false;
  282. reconfigure_all_wdts();
  283. }
  284. #endif /* CONFIG_ESP_COREDUMP_ENABLE */
  285. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  286. wdt_hal_disable(&rtc_wdt_ctx);
  287. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  288. #if CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  289. if (esp_reset_reason_get_hint() == ESP_RST_UNKNOWN) {
  290. switch (info->exception)
  291. {
  292. case PANIC_EXCEPTION_IWDT:
  293. esp_reset_reason_set_hint(ESP_RST_INT_WDT);
  294. break;
  295. case PANIC_EXCEPTION_TWDT:
  296. esp_reset_reason_set_hint(ESP_RST_TASK_WDT);
  297. break;
  298. case PANIC_EXCEPTION_ABORT:
  299. case PANIC_EXCEPTION_FAULT:
  300. default:
  301. esp_reset_reason_set_hint(ESP_RST_PANIC);
  302. break; // do not touch the previously set reset reason hint
  303. }
  304. }
  305. panic_print_str("Rebooting...\r\n");
  306. panic_restart();
  307. #else
  308. disable_all_wdts();
  309. panic_print_str("CPU halted.\r\n");
  310. while (1);
  311. #endif /* CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT */
  312. #endif /* CONFIG_ESP_SYSTEM_PANIC_GDBSTUB */
  313. }
  314. void __attribute__((noreturn)) panic_abort(const char *details)
  315. {
  316. g_panic_abort = true;
  317. s_panic_abort_details = (char*) details;
  318. #if CONFIG_APPTRACE_ENABLE
  319. #if CONFIG_SYSVIEW_ENABLE
  320. SEGGER_RTT_ESP32_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  321. #else
  322. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  323. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  324. #endif
  325. #endif
  326. *((int *) 0) = 0; // NOLINT(clang-analyzer-core.NullDereference) should be an invalid operation on targets
  327. while(1);
  328. }
  329. /* Weak versions of reset reason hint functions.
  330. * If these weren't provided, reset reason code would be linked into the app
  331. * even if the app never called esp_reset_reason().
  332. */
  333. void IRAM_ATTR __attribute__((weak)) esp_reset_reason_set_hint(esp_reset_reason_t hint)
  334. {
  335. }
  336. esp_reset_reason_t IRAM_ATTR __attribute__((weak)) esp_reset_reason_get_hint(void)
  337. {
  338. return ESP_RST_UNKNOWN;
  339. }