idf_performance.h 4.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071
  1. #pragma once
  2. /* declare the performance here */
  3. #define IDF_PERFORMANCE_MAX_HTTPS_REQUEST_BIN_SIZE 800
  4. #define IDF_PERFORMANCE_MAX_FREERTOS_SPINLOCK_CYCLES_PER_OP 200
  5. #define IDF_PERFORMANCE_MAX_FREERTOS_SPINLOCK_CYCLES_PER_OP_PSRAM 300
  6. #define IDF_PERFORMANCE_MAX_FREERTOS_SPINLOCK_CYCLES_PER_OP_UNICORE 130
  7. #define IDF_PERFORMANCE_MAX_ESP_TIMER_GET_TIME_PER_CALL 1000
  8. #define IDF_PERFORMANCE_MAX_SPI_PER_TRANS_NO_POLLING 30
  9. #define IDF_PERFORMANCE_MAX_SPI_PER_TRANS_NO_POLLING_NO_DMA 27
  10. #define IDF_PERFORMANCE_MAX_SPI_PER_TRANS_POLLING 15
  11. #define IDF_PERFORMANCE_MAX_SPI_PER_TRANS_POLLING_NO_DMA 15
  12. /* Due to code size & linker layout differences interacting with cache, VFS
  13. microbenchmark currently runs slower with PSRAM enabled. */
  14. #define IDF_PERFORMANCE_MAX_VFS_OPEN_WRITE_CLOSE_TIME 20000
  15. #define IDF_PERFORMANCE_MAX_VFS_OPEN_WRITE_CLOSE_TIME_PSRAM 25000
  16. // throughput performance by iperf
  17. #define IDF_PERFORMANCE_MIN_TCP_RX_THROUGHPUT 45
  18. #define IDF_PERFORMANCE_MIN_TCP_TX_THROUGHPUT 40
  19. #define IDF_PERFORMANCE_MIN_UDP_RX_THROUGHPUT 64
  20. #define IDF_PERFORMANCE_MIN_UDP_TX_THROUGHPUT 50
  21. // events dispatched per second by event loop library
  22. #define IDF_PERFORMANCE_MIN_EVENT_DISPATCH 25000
  23. #define IDF_PERFORMANCE_MIN_EVENT_DISPATCH_PSRAM 21000
  24. // floating point instructions per divide and per sqrt (configured for worst-case with PSRAM workaround)
  25. #define IDF_PERFORMANCE_MAX_ESP32_CYCLES_PER_DIV 70
  26. #define IDF_PERFORMANCE_MAX_ESP32_CYCLES_PER_SQRT 140
  27. #define IDF_PERFORMANCE_MAX_SPILL_REG_CYCLES 150
  28. #define IDF_PERFORMANCE_MAX_ISR_ENTER_CYCLES 290
  29. #define IDF_PERFORMANCE_MAX_ISR_EXIT_CYCLES 565
  30. #define IDF_PERFORMANCE_MIN_SDIO_THROUGHPUT_MBSEC_TOHOST_4BIT 13000
  31. #define IDF_PERFORMANCE_MIN_SDIO_THROUGHPUT_MBSEC_FRHOST_4BIT 13000
  32. #define IDF_PERFORMANCE_MIN_SDIO_THROUGHPUT_MBSEC_TOHOST_1BIT 4000
  33. #define IDF_PERFORMANCE_MIN_SDIO_THROUGHPUT_MBSEC_FRHOST_1BIT 4000
  34. #define IDF_PERFORMANCE_MIN_SDIO_THROUGHPUT_MBSEC_TOHOST_SPI 1000
  35. #define IDF_PERFORMANCE_MIN_SDIO_THROUGHPUT_MBSEC_FRHOST_SPI 1000
  36. #ifdef CONFIG_IDF_TARGET_ESP32
  37. // AES-CBC hardware throughput (accounts for worst-case performance with PSRAM workaround)
  38. #define IDF_PERFORMANCE_MIN_AES_CBC_THROUGHPUT_MBSEC 8.2
  39. // SHA256 hardware throughput at 240MHz, threshold set lower than worst case
  40. #define IDF_PERFORMANCE_MIN_SHA256_THROUGHPUT_MBSEC 9.0
  41. // esp_sha() time to process 32KB of input data from RAM
  42. #define IDF_PERFORMANCE_MAX_TIME_SHA1_32KB 5000
  43. #define IDF_PERFORMANCE_MAX_TIME_SHA512_32KB 4500
  44. #define IDF_PERFORMANCE_MAX_RSA_2048KEY_PUBLIC_OP 19000
  45. #define IDF_PERFORMANCE_MAX_RSA_2048KEY_PRIVATE_OP 180000
  46. #define IDF_PERFORMANCE_MAX_RSA_4096KEY_PUBLIC_OP 65000
  47. #define IDF_PERFORMANCE_MAX_RSA_4096KEY_PRIVATE_OP 850000
  48. #elif defined CONFIG_IDF_TARGET_ESP32S2BETA
  49. #define IDF_PERFORMANCE_MIN_AES_CBC_THROUGHPUT_MBSEC 14.4
  50. // SHA256 hardware throughput at 240MHz, threshold set lower than worst case
  51. #define IDF_PERFORMANCE_MIN_SHA256_THROUGHPUT_MBSEC 19.8
  52. // esp_sha() time to process 32KB of input data from RAM
  53. #define IDF_PERFORMANCE_MAX_TIME_SHA1_32KB 1000
  54. #define IDF_PERFORMANCE_MAX_TIME_SHA512_32KB 900
  55. #define IDF_PERFORMANCE_MAX_RSA_2048KEY_PUBLIC_OP 14000
  56. #define IDF_PERFORMANCE_MAX_RSA_2048KEY_PRIVATE_OP 100000
  57. #define IDF_PERFORMANCE_MAX_RSA_4096KEY_PUBLIC_OP 60000
  58. #define IDF_PERFORMANCE_MAX_RSA_4096KEY_PRIVATE_OP 600000
  59. #endif //CONFIG_IDF_TARGET_ESP32S2BETA