rtc.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. // Copyright 2010-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #ifndef _ROM_RTC_H_
  14. #define _ROM_RTC_H_
  15. #include "ets_sys.h"
  16. #include <stdbool.h>
  17. #include <stdint.h>
  18. #include "soc/soc.h"
  19. #include "soc/rtc_cntl_reg.h"
  20. #include "soc/reset_reasons.h"
  21. #ifdef __cplusplus
  22. extern "C" {
  23. #endif
  24. /** \defgroup rtc_apis, rtc registers and memory related apis
  25. * @brief rtc apis
  26. */
  27. /** @addtogroup rtc_apis
  28. * @{
  29. */
  30. /**************************************************************************************
  31. * Note: *
  32. * Some Rtc memory and registers are used, in ROM or in internal library. *
  33. * Please do not use reserved or used rtc memory or registers. *
  34. * *
  35. *************************************************************************************
  36. * RTC Memory & Store Register usage
  37. *************************************************************************************
  38. * rtc memory addr type size usage
  39. * 0x3f421000(0x50000000) Slow SIZE_CP Co-Processor code/Reset Entry
  40. * 0x3f421000+SIZE_CP Slow 8192-SIZE_CP
  41. *
  42. * 0x3ff80000(0x40070000) Fast 8192 deep sleep entry code
  43. *
  44. *************************************************************************************
  45. * RTC store registers usage
  46. * RTC_CNTL_STORE0_REG Reserved
  47. * RTC_CNTL_STORE1_REG RTC_SLOW_CLK calibration value
  48. * RTC_CNTL_STORE2_REG Boot time, low word
  49. * RTC_CNTL_STORE3_REG Boot time, high word
  50. * RTC_CNTL_STORE4_REG External XTAL frequency
  51. * RTC_CNTL_STORE5_REG APB bus frequency
  52. * RTC_CNTL_STORE6_REG FAST_RTC_MEMORY_ENTRY
  53. * RTC_CNTL_STORE7_REG FAST_RTC_MEMORY_CRC
  54. *************************************************************************************
  55. */
  56. #define RTC_SLOW_CLK_CAL_REG RTC_CNTL_STORE1_REG
  57. #define RTC_BOOT_TIME_LOW_REG RTC_CNTL_STORE2_REG
  58. #define RTC_BOOT_TIME_HIGH_REG RTC_CNTL_STORE3_REG
  59. #define RTC_XTAL_FREQ_REG RTC_CNTL_STORE4_REG
  60. #define RTC_APB_FREQ_REG RTC_CNTL_STORE5_REG
  61. #define RTC_ENTRY_ADDR_REG RTC_CNTL_STORE6_REG
  62. #define RTC_RESET_CAUSE_REG RTC_CNTL_STORE6_REG
  63. #define RTC_MEMORY_CRC_REG RTC_CNTL_STORE7_REG
  64. #define RTC_DISABLE_ROM_LOG ((1 << 0) | (1 << 16)) //!< Disable logging from the ROM code.
  65. typedef enum {
  66. AWAKE = 0, //<CPU ON
  67. LIGHT_SLEEP = BIT0, //CPU waiti, PLL ON. We don't need explicitly set this mode.
  68. DEEP_SLEEP = BIT1 //CPU OFF, PLL OFF, only specific timer could wake up
  69. } SLEEP_MODE;
  70. typedef enum {
  71. NO_MEAN = 0,
  72. POWERON_RESET = 1, /**<1, Vbat power on reset*/
  73. RTC_SW_SYS_RESET = 3, /**<3, Software reset digital core*/
  74. DEEPSLEEP_RESET = 5, /**<5, Deep Sleep reset digital core*/
  75. TG0WDT_SYS_RESET = 7, /**<7, Timer Group0 Watch dog reset digital core*/
  76. TG1WDT_SYS_RESET = 8, /**<8, Timer Group1 Watch dog reset digital core*/
  77. RTCWDT_SYS_RESET = 9, /**<9, RTC Watch dog Reset digital core*/
  78. INTRUSION_RESET = 10, /**<10, Instrusion tested to reset CPU*/
  79. TG0WDT_CPU_RESET = 11, /**<11, Time Group0 reset CPU*/
  80. RTC_SW_CPU_RESET = 12, /**<12, Software reset CPU*/
  81. RTCWDT_CPU_RESET = 13, /**<13, RTC Watch dog Reset CPU*/
  82. RTCWDT_BROWN_OUT_RESET = 15, /**<15, Reset when the vdd voltage is not stable*/
  83. RTCWDT_RTC_RESET = 16, /**<16, RTC Watch dog reset digital core and rtc module*/
  84. TG1WDT_CPU_RESET = 17, /**<17, Time Group1 reset CPU*/
  85. SUPER_WDT_RESET = 18, /**<18, super watchdog reset digital core and rtc module*/
  86. GLITCH_RTC_RESET = 19, /**<19, glitch reset digital core and rtc module*/
  87. } RESET_REASON;
  88. // Check if the reset reason defined in ROM is compatible with soc/reset_reasons.h
  89. _Static_assert((soc_reset_reason_t)POWERON_RESET == RESET_REASON_CHIP_POWER_ON, "POWERON_RESET != RESET_REASON_CHIP_POWER_ON");
  90. _Static_assert((soc_reset_reason_t)RTC_SW_SYS_RESET == RESET_REASON_CORE_SW, "RTC_SW_SYS_RESET != RESET_REASON_CORE_SW");
  91. _Static_assert((soc_reset_reason_t)DEEPSLEEP_RESET == RESET_REASON_CORE_DEEP_SLEEP, "DEEPSLEEP_RESET != RESET_REASON_CORE_DEEP_SLEEP");
  92. _Static_assert((soc_reset_reason_t)TG0WDT_SYS_RESET == RESET_REASON_CORE_MWDT0, "TG0WDT_SYS_RESET != RESET_REASON_CORE_MWDT0");
  93. _Static_assert((soc_reset_reason_t)TG1WDT_SYS_RESET == RESET_REASON_CORE_MWDT1, "TG1WDT_SYS_RESET != RESET_REASON_CORE_MWDT1");
  94. _Static_assert((soc_reset_reason_t)RTCWDT_SYS_RESET == RESET_REASON_CORE_RTC_WDT, "RTCWDT_SYS_RESET != RESET_REASON_CORE_RTC_WDT");
  95. _Static_assert((soc_reset_reason_t)TG0WDT_CPU_RESET == RESET_REASON_CPU0_MWDT0, "TG0WDT_CPU_RESET != RESET_REASON_CPU0_MWDT0");
  96. _Static_assert((soc_reset_reason_t)RTC_SW_CPU_RESET == RESET_REASON_CPU0_SW, "RTC_SW_CPU_RESET != RESET_REASON_CPU0_SW");
  97. _Static_assert((soc_reset_reason_t)RTCWDT_CPU_RESET == RESET_REASON_CPU0_RTC_WDT, "RTCWDT_CPU_RESET != RESET_REASON_CPU0_RTC_WDT");
  98. _Static_assert((soc_reset_reason_t)RTCWDT_BROWN_OUT_RESET == RESET_REASON_SYS_BROWN_OUT, "RTCWDT_BROWN_OUT_RESET != RESET_REASON_SYS_BROWN_OUT");
  99. _Static_assert((soc_reset_reason_t)RTCWDT_RTC_RESET == RESET_REASON_SYS_RTC_WDT, "RTCWDT_RTC_RESET != RESET_REASON_SYS_RTC_WDT");
  100. _Static_assert((soc_reset_reason_t)SUPER_WDT_RESET == RESET_REASON_SYS_SUPER_WDT, "SUPER_WDT_RESET != RESET_REASON_SYS_SUPER_WDT");
  101. _Static_assert((soc_reset_reason_t)GLITCH_RTC_RESET == RESET_REASON_SYS_CLK_GLITCH, "GLITCH_RTC_RESET != RESET_REASON_SYS_CLK_GLITCH");
  102. typedef enum {
  103. NO_SLEEP = 0,
  104. EXT_EVENT0_TRIG = BIT0,
  105. EXT_EVENT1_TRIG = BIT1,
  106. GPIO_TRIG = BIT2,
  107. TIMER_EXPIRE = BIT3,
  108. SDIO_TRIG = BIT4,
  109. MAC_TRIG = BIT5,
  110. UART0_TRIG = BIT6,
  111. UART1_TRIG = BIT7,
  112. TOUCH_TRIG = BIT8,
  113. SAR_TRIG = BIT9,
  114. BT_TRIG = BIT10,
  115. RISCV_TRIG = BIT11,
  116. XTAL_DEAD_TRIG = BIT12,
  117. RISCV_TRAP_TRIG = BIT13,
  118. USB_TRIG = BIT14
  119. } WAKEUP_REASON;
  120. typedef enum {
  121. DISEN_WAKEUP = NO_SLEEP,
  122. EXT_EVENT0_TRIG_EN = EXT_EVENT0_TRIG,
  123. EXT_EVENT1_TRIG_EN = EXT_EVENT1_TRIG,
  124. GPIO_TRIG_EN = GPIO_TRIG,
  125. TIMER_EXPIRE_EN = TIMER_EXPIRE,
  126. SDIO_TRIG_EN = SDIO_TRIG,
  127. MAC_TRIG_EN = MAC_TRIG,
  128. UART0_TRIG_EN = UART0_TRIG,
  129. UART1_TRIG_EN = UART1_TRIG,
  130. TOUCH_TRIG_EN = TOUCH_TRIG,
  131. SAR_TRIG_EN = SAR_TRIG,
  132. BT_TRIG_EN = BT_TRIG,
  133. RISCV_TRIG_EN = RISCV_TRIG,
  134. XTAL_DEAD_TRIG_EN = XTAL_DEAD_TRIG,
  135. RISCV_TRAP_TRIG_EN = RISCV_TRAP_TRIG,
  136. USB_TRIG_EN = USB_TRIG
  137. } WAKEUP_ENABLE;
  138. /**
  139. * @brief Get the reset reason for CPU.
  140. *
  141. * @param int cpu_no : CPU no.
  142. *
  143. * @return RESET_REASON
  144. */
  145. RESET_REASON rtc_get_reset_reason(int cpu_no);
  146. /**
  147. * @brief Get the wakeup cause for CPU.
  148. *
  149. * @param int cpu_no : CPU no.
  150. *
  151. * @return WAKEUP_REASON
  152. */
  153. WAKEUP_REASON rtc_get_wakeup_cause(void);
  154. /**
  155. * @brief Get CRC for Fast RTC Memory.
  156. *
  157. * @param uint32_t start_addr : 0 - 0x7ff for Fast RTC Memory.
  158. *
  159. * @param uint32_t crc_len : 0 - 0x7ff, 0 for 4 byte, 0x7ff for 0x2000 byte.
  160. *
  161. * @return uint32_t : CRC32 result
  162. */
  163. uint32_t calc_rtc_memory_crc(uint32_t start_addr, uint32_t crc_len);
  164. /**
  165. * @brief Set CRC of Fast RTC memory 0-0x7ff into RTC STORE7.
  166. *
  167. * @param None
  168. *
  169. * @return None
  170. */
  171. void set_rtc_memory_crc(void);
  172. /**
  173. * @brief Suppress ROM log by setting specific RTC control register.
  174. * @note This is not a permanent disable of ROM logging since the RTC register can not retain after chip reset.
  175. *
  176. * @param None
  177. *
  178. * @return None
  179. */
  180. static inline void rtc_suppress_rom_log(void)
  181. {
  182. /* To disable logging in the ROM, only the least significant bit of the register is used,
  183. * but since this register is also used to store the frequency of the main crystal (RTC_XTAL_FREQ_REG),
  184. * you need to write to this register in the same format.
  185. * Namely, the upper 16 bits and lower should be the same.
  186. */
  187. REG_SET_BIT(RTC_CNTL_STORE4_REG, RTC_DISABLE_ROM_LOG);
  188. }
  189. /**
  190. * @brief Fetch entry from RTC memory and RTC STORE reg
  191. *
  192. * @param uint32_t * entry_addr : the address to save entry
  193. *
  194. * @param RESET_REASON reset_reason : reset reason this time
  195. *
  196. * @return None
  197. */
  198. void rtc_boot_control(uint32_t * entry_addr, RESET_REASON reset_reason);
  199. /**
  200. * @brief Software Reset digital core.
  201. *
  202. * It is not recommended to use this function in esp-idf, use
  203. * esp_restart() instead.
  204. *
  205. * @param None
  206. *
  207. * @return None
  208. */
  209. void software_reset(void);
  210. /**
  211. * @brief Software Reset digital core.
  212. *
  213. * It is not recommended to use this function in esp-idf, use
  214. * esp_restart() instead.
  215. *
  216. * @param int cpu_no : The CPU to reset, 0 for PRO CPU, 1 for APP CPU.
  217. *
  218. * @return None
  219. */
  220. void software_reset_cpu(int cpu_no);
  221. /**
  222. * @}
  223. */
  224. #ifdef __cplusplus
  225. }
  226. #endif
  227. #endif /* _ROM_RTC_H_ */