rtc.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*
  2. * SPDX-FileCopyrightText: 2019-2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #pragma once
  7. #include <stdbool.h>
  8. #include <stdint.h>
  9. #include "soc/rtc_cntl_reg.h"
  10. #include "soc/reset_reasons.h"
  11. #ifdef __cplusplus
  12. extern "C" {
  13. #endif
  14. /** \defgroup rtc_apis, rtc registers and memory related apis
  15. * @brief rtc apis
  16. */
  17. /** @addtogroup rtc_apis
  18. * @{
  19. */
  20. /**************************************************************************************
  21. * Note: *
  22. * Some Rtc memory and registers are used, in ROM or in internal library. *
  23. * Please do not use reserved or used rtc memory or registers. *
  24. * *
  25. *************************************************************************************
  26. * RTC Memory & Store Register usage
  27. *************************************************************************************
  28. * rtc memory addr type size usage
  29. * 0x3f421000(0x50000000) Slow SIZE_CP Co-Processor code/Reset Entry
  30. * 0x3f421000+SIZE_CP Slow 8192-SIZE_CP
  31. *
  32. * 0x3ff80000(0x40070000) Fast 8192 deep sleep entry code
  33. *
  34. *************************************************************************************
  35. * RTC store registers usage
  36. * RTC_CNTL_STORE0_REG Reserved
  37. * RTC_CNTL_STORE1_REG RTC_SLOW_CLK calibration value
  38. * RTC_CNTL_STORE2_REG Boot time, low word
  39. * RTC_CNTL_STORE3_REG Boot time, high word
  40. * RTC_CNTL_STORE4_REG External XTAL frequency
  41. * RTC_CNTL_STORE5_REG FAST_RTC_MEMORY_LENGTH
  42. * RTC_CNTL_STORE6_REG FAST_RTC_MEMORY_ENTRY
  43. * RTC_CNTL_STORE7_REG FAST_RTC_MEMORY_CRC
  44. *************************************************************************************
  45. */
  46. #define RTC_SLOW_CLK_CAL_REG RTC_CNTL_STORE1_REG
  47. #define RTC_BOOT_TIME_LOW_REG RTC_CNTL_STORE2_REG
  48. #define RTC_BOOT_TIME_HIGH_REG RTC_CNTL_STORE3_REG
  49. #define RTC_XTAL_FREQ_REG RTC_CNTL_STORE4_REG
  50. #define RTC_ENTRY_LENGTH_REG RTC_CNTL_STORE5_REG
  51. #define RTC_ENTRY_ADDR_REG RTC_CNTL_STORE6_REG
  52. #define RTC_RESET_CAUSE_REG RTC_CNTL_STORE6_REG
  53. #define RTC_MEMORY_CRC_REG RTC_CNTL_STORE7_REG
  54. #define RTC_DISABLE_ROM_LOG ((1 << 0) | (1 << 16)) //!< Disable logging from the ROM code.
  55. typedef enum {
  56. AWAKE = 0, //<CPU ON
  57. LIGHT_SLEEP = BIT0, //CPU waiti, PLL ON. We don't need explicitly set this mode.
  58. DEEP_SLEEP = BIT1 //CPU OFF, PLL OFF, only specific timer could wake up
  59. } SLEEP_MODE;
  60. typedef enum {
  61. NO_MEAN = 0,
  62. POWERON_RESET = 1, /**<1, Vbat power on reset*/
  63. RTC_SW_SYS_RESET = 3, /**<3, Software reset digital core*/
  64. DEEPSLEEP_RESET = 5, /**<5, Deep Sleep reset digital core*/
  65. TG0WDT_SYS_RESET = 7, /**<7, Timer Group0 Watch dog reset digital core*/
  66. TG1WDT_SYS_RESET = 8, /**<8, Timer Group1 Watch dog reset digital core*/
  67. RTCWDT_SYS_RESET = 9, /**<9, RTC Watch dog Reset digital core*/
  68. INTRUSION_RESET = 10, /**<10, Instrusion tested to reset CPU*/
  69. TG0WDT_CPU_RESET = 11, /**<11, Time Group0 reset CPU*/
  70. RTC_SW_CPU_RESET = 12, /**<12, Software reset CPU*/
  71. RTCWDT_CPU_RESET = 13, /**<13, RTC Watch dog Reset CPU*/
  72. RTCWDT_BROWN_OUT_RESET = 15, /**<15, Reset when the vdd voltage is not stable*/
  73. RTCWDT_RTC_RESET = 16, /**<16, RTC Watch dog reset digital core and rtc module*/
  74. TG1WDT_CPU_RESET = 17, /**<17, Time Group1 reset CPU*/
  75. SUPER_WDT_RESET = 18, /**<18, super watchdog reset digital core and rtc module*/
  76. GLITCH_RTC_RESET = 19, /**<19, glitch reset digital core and rtc module*/
  77. EFUSE_RESET = 20, /**<20, efuse reset digital core*/
  78. USB_UART_CHIP_RESET = 21, /**<21, usb uart reset digital core */
  79. USB_JTAG_CHIP_RESET = 22, /**<22, usb jtag reset digital core */
  80. POWER_GLITCH_RESET = 23, /**<23, power glitch reset digital core and rtc module*/
  81. } RESET_REASON;
  82. // Check if the reset reason defined in ROM is compatible with soc/reset_reasons.h
  83. _Static_assert((soc_reset_reason_t)POWERON_RESET == RESET_REASON_CHIP_POWER_ON, "POWERON_RESET != RESET_REASON_CHIP_POWER_ON");
  84. _Static_assert((soc_reset_reason_t)RTC_SW_SYS_RESET == RESET_REASON_CORE_SW, "RTC_SW_SYS_RESET != RESET_REASON_CORE_SW");
  85. _Static_assert((soc_reset_reason_t)DEEPSLEEP_RESET == RESET_REASON_CORE_DEEP_SLEEP, "DEEPSLEEP_RESET != RESET_REASON_CORE_DEEP_SLEEP");
  86. _Static_assert((soc_reset_reason_t)TG0WDT_SYS_RESET == RESET_REASON_CORE_MWDT0, "TG0WDT_SYS_RESET != RESET_REASON_CORE_MWDT0");
  87. _Static_assert((soc_reset_reason_t)TG1WDT_SYS_RESET == RESET_REASON_CORE_MWDT1, "TG1WDT_SYS_RESET != RESET_REASON_CORE_MWDT1");
  88. _Static_assert((soc_reset_reason_t)RTCWDT_SYS_RESET == RESET_REASON_CORE_RTC_WDT, "RTCWDT_SYS_RESET != RESET_REASON_CORE_RTC_WDT");
  89. _Static_assert((soc_reset_reason_t)TG0WDT_CPU_RESET == RESET_REASON_CPU0_MWDT0, "TG0WDT_CPU_RESET != RESET_REASON_CPU0_MWDT0");
  90. _Static_assert((soc_reset_reason_t)RTC_SW_CPU_RESET == RESET_REASON_CPU0_SW, "RTC_SW_CPU_RESET != RESET_REASON_CPU0_SW");
  91. _Static_assert((soc_reset_reason_t)RTCWDT_CPU_RESET == RESET_REASON_CPU0_RTC_WDT, "RTCWDT_CPU_RESET != RESET_REASON_CPU0_RTC_WDT");
  92. _Static_assert((soc_reset_reason_t)RTCWDT_BROWN_OUT_RESET == RESET_REASON_SYS_BROWN_OUT, "RTCWDT_BROWN_OUT_RESET != RESET_REASON_SYS_BROWN_OUT");
  93. _Static_assert((soc_reset_reason_t)RTCWDT_RTC_RESET == RESET_REASON_SYS_RTC_WDT, "RTCWDT_RTC_RESET != RESET_REASON_SYS_RTC_WDT");
  94. _Static_assert((soc_reset_reason_t)TG1WDT_CPU_RESET == RESET_REASON_CPU0_MWDT1, "TG1WDT_CPU_RESET != RESET_REASON_CPU0_MWDT1");
  95. _Static_assert((soc_reset_reason_t)SUPER_WDT_RESET == RESET_REASON_SYS_SUPER_WDT, "SUPER_WDT_RESET != RESET_REASON_SYS_SUPER_WDT");
  96. _Static_assert((soc_reset_reason_t)GLITCH_RTC_RESET == RESET_REASON_SYS_CLK_GLITCH, "GLITCH_RTC_RESET != RESET_REASON_SYS_CLK_GLITCH");
  97. _Static_assert((soc_reset_reason_t)EFUSE_RESET == RESET_REASON_CORE_EFUSE_CRC, "EFUSE_RESET != RESET_REASON_CORE_EFUSE_CRC");
  98. _Static_assert((soc_reset_reason_t)USB_UART_CHIP_RESET == RESET_REASON_CORE_USB_UART, "USB_UART_CHIP_RESET != RESET_REASON_CORE_USB_UART");
  99. _Static_assert((soc_reset_reason_t)USB_JTAG_CHIP_RESET == RESET_REASON_CORE_USB_JTAG, "USB_JTAG_CHIP_RESET != RESET_REASON_CORE_USB_JTAG");
  100. _Static_assert((soc_reset_reason_t)POWER_GLITCH_RESET == RESET_REASON_CORE_PWR_GLITCH, "POWER_GLITCH_RESET != RESET_REASON_CORE_PWR_GLITCH");
  101. typedef enum {
  102. NO_SLEEP = 0,
  103. EXT_EVENT0_TRIG = BIT0,
  104. EXT_EVENT1_TRIG = BIT1,
  105. GPIO_TRIG = BIT2,
  106. TIMER_EXPIRE = BIT3,
  107. SDIO_TRIG = BIT4,
  108. MAC_TRIG = BIT5,
  109. UART0_TRIG = BIT6,
  110. UART1_TRIG = BIT7,
  111. TOUCH_TRIG = BIT8,
  112. SAR_TRIG = BIT9,
  113. BT_TRIG = BIT10,
  114. RISCV_TRIG = BIT11,
  115. XTAL_DEAD_TRIG = BIT12,
  116. RISCV_TRAP_TRIG = BIT13,
  117. USB_TRIG = BIT14
  118. } WAKEUP_REASON;
  119. typedef enum {
  120. DISEN_WAKEUP = NO_SLEEP,
  121. EXT_EVENT0_TRIG_EN = EXT_EVENT0_TRIG,
  122. EXT_EVENT1_TRIG_EN = EXT_EVENT1_TRIG,
  123. GPIO_TRIG_EN = GPIO_TRIG,
  124. TIMER_EXPIRE_EN = TIMER_EXPIRE,
  125. SDIO_TRIG_EN = SDIO_TRIG,
  126. MAC_TRIG_EN = MAC_TRIG,
  127. UART0_TRIG_EN = UART0_TRIG,
  128. UART1_TRIG_EN = UART1_TRIG,
  129. TOUCH_TRIG_EN = TOUCH_TRIG,
  130. SAR_TRIG_EN = SAR_TRIG,
  131. BT_TRIG_EN = BT_TRIG,
  132. RISCV_TRIG_EN = RISCV_TRIG,
  133. XTAL_DEAD_TRIG_EN = XTAL_DEAD_TRIG,
  134. RISCV_TRAP_TRIG_EN = RISCV_TRAP_TRIG,
  135. USB_TRIG_EN = USB_TRIG
  136. } WAKEUP_ENABLE;
  137. /**
  138. * @brief Get the reset reason for CPU.
  139. *
  140. * @param int cpu_no : CPU no.
  141. *
  142. * @return RESET_REASON
  143. */
  144. RESET_REASON rtc_get_reset_reason(int cpu_no);
  145. /**
  146. * @brief Get the wakeup cause for CPU.
  147. *
  148. * @param int cpu_no : CPU no.
  149. *
  150. * @return WAKEUP_REASON
  151. */
  152. WAKEUP_REASON rtc_get_wakeup_cause(void);
  153. typedef void (* esp_rom_wake_func_t)(void);
  154. /**
  155. * @brief Read stored RTC wake function address
  156. *
  157. * Returns pointer to wake address if a value is set in RTC registers, and stored length & CRC all valid.
  158. *
  159. * @param None
  160. *
  161. * @return esp_rom_wake_func_t : Returns pointer to wake address if a value is set in RTC registers
  162. */
  163. esp_rom_wake_func_t esp_rom_get_rtc_wake_addr(void);
  164. /**
  165. * @brief Store new RTC wake function address
  166. *
  167. * Set a new RTC wake address function. If a non-NULL function pointer is set then the function
  168. * memory is calculated and stored also.
  169. *
  170. * @param entry_addr Address of function. If NULL, length is ignored and all registers are cleared to 0.
  171. * @param length of function in RTC fast memory. cannot be larger than RTC Fast memory size.
  172. *
  173. * @return None
  174. */
  175. void esp_rom_set_rtc_wake_addr(esp_rom_wake_func_t entry_addr, size_t length);
  176. /**
  177. * @brief Suppress ROM log by setting specific RTC control register.
  178. * @note This is not a permanent disable of ROM logging since the RTC register can not retain after chip reset.
  179. *
  180. * @param None
  181. *
  182. * @return None
  183. */
  184. static inline void rtc_suppress_rom_log(void)
  185. {
  186. /* To disable logging in the ROM, only the least significant bit of the register is used,
  187. * but since this register is also used to store the frequency of the main crystal (RTC_XTAL_FREQ_REG),
  188. * you need to write to this register in the same format.
  189. * Namely, the upper 16 bits and lower should be the same.
  190. */
  191. REG_SET_BIT(RTC_CNTL_STORE4_REG, RTC_DISABLE_ROM_LOG);
  192. }
  193. /**
  194. * @brief Software Reset digital core.
  195. *
  196. * It is not recommended to use this function in esp-idf, use
  197. * esp_restart() instead.
  198. *
  199. * @param None
  200. *
  201. * @return None
  202. */
  203. void software_reset(void);
  204. /**
  205. * @brief Software Reset digital core.
  206. *
  207. * It is not recommended to use this function in esp-idf, use
  208. * esp_restart() instead.
  209. *
  210. * @param int cpu_no : The CPU to reset, 0 for PRO CPU, 1 for APP CPU.
  211. *
  212. * @return None
  213. */
  214. void software_reset_cpu(int cpu_no);
  215. /**
  216. * @}
  217. */
  218. #ifdef __cplusplus
  219. }
  220. #endif