timer.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <string.h>
  7. #include "esp_log.h"
  8. #include "esp_err.h"
  9. #include "esp_check.h"
  10. #include "esp_intr_alloc.h"
  11. #include "freertos/FreeRTOS.h"
  12. #include "driver/timer.h"
  13. #include "esp_private/periph_ctrl.h"
  14. #include "hal/timer_hal.h"
  15. #include "hal/timer_ll.h"
  16. #include "hal/check.h"
  17. #include "soc/timer_periph.h"
  18. #include "soc/rtc.h"
  19. #include "soc/timer_group_reg.h"
  20. static const char *TIMER_TAG = "timer_group";
  21. #define TIMER_GROUP_NUM_ERROR "TIMER GROUP NUM ERROR"
  22. #define TIMER_NUM_ERROR "HW TIMER NUM ERROR"
  23. #define TIMER_PARAM_ADDR_ERROR "HW TIMER PARAM ADDR ERROR"
  24. #define TIMER_NEVER_INIT_ERROR "HW TIMER NEVER INIT ERROR"
  25. #define TIMER_COUNT_DIR_ERROR "HW TIMER COUNTER DIR ERROR"
  26. #define TIMER_AUTORELOAD_ERROR "HW TIMER AUTORELOAD ERROR"
  27. #define TIMER_SCALE_ERROR "HW TIMER SCALE ERROR"
  28. #define TIMER_ALARM_ERROR "HW TIMER ALARM ERROR"
  29. #define DIVIDER_RANGE_ERROR "HW TIMER divider outside of [2, 65536] range error"
  30. #define TIMER_ENTER_CRITICAL(mux) portENTER_CRITICAL_SAFE(mux);
  31. #define TIMER_EXIT_CRITICAL(mux) portEXIT_CRITICAL_SAFE(mux);
  32. typedef struct {
  33. timer_isr_t fn; /*!< isr function */
  34. void *args; /*!< isr function args */
  35. timer_isr_handle_t timer_isr_handle; /*!< interrupt handle */
  36. timer_group_t isr_timer_group; /*!< timer group of interrupt triggered */
  37. } timer_isr_func_t;
  38. typedef struct {
  39. timer_hal_context_t hal;
  40. timer_isr_func_t timer_isr_fun;
  41. gptimer_clock_source_t clk_src;
  42. gptimer_count_direction_t direction;
  43. uint32_t divider;
  44. uint64_t alarm_value;
  45. bool alarm_en;
  46. bool auto_reload_en;
  47. bool counter_en;
  48. } timer_obj_t;
  49. static timer_obj_t *p_timer_obj[TIMER_GROUP_MAX][TIMER_MAX] = {0};
  50. static portMUX_TYPE timer_spinlock[TIMER_GROUP_MAX] = { [0 ... TIMER_GROUP_MAX - 1] = portMUX_INITIALIZER_UNLOCKED, };
  51. esp_err_t timer_get_counter_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t *timer_val)
  52. {
  53. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  54. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  55. ESP_RETURN_ON_FALSE(timer_val != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  56. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  57. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  58. *timer_val = timer_ll_get_counter_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num);
  59. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  60. return ESP_OK;
  61. }
  62. esp_err_t timer_get_counter_time_sec(timer_group_t group_num, timer_idx_t timer_num, double *time)
  63. {
  64. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  65. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  66. ESP_RETURN_ON_FALSE(time != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  67. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  68. uint64_t timer_val = timer_ll_get_counter_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num);
  69. uint32_t div = p_timer_obj[group_num][timer_num]->divider;
  70. switch (p_timer_obj[group_num][timer_num]->clk_src) {
  71. case GPTIMER_CLK_SRC_APB:
  72. *time = (double)timer_val * div / rtc_clk_apb_freq_get();
  73. break;
  74. #if SOC_TIMER_GROUP_SUPPORT_XTAL
  75. case GPTIMER_CLK_SRC_XTAL:
  76. *time = (double)timer_val * div / ((int)rtc_clk_xtal_freq_get() * MHZ);
  77. break;
  78. #endif
  79. default:
  80. ESP_RETURN_ON_FALSE(false, ESP_ERR_INVALID_ARG, TIMER_TAG, "invalid clock source");
  81. break;
  82. }
  83. return ESP_OK;
  84. }
  85. esp_err_t timer_set_counter_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t load_val)
  86. {
  87. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  88. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  89. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  90. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  91. timer_hal_set_counter_value(&(p_timer_obj[group_num][timer_num]->hal), load_val);
  92. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  93. return ESP_OK;
  94. }
  95. esp_err_t timer_start(timer_group_t group_num, timer_idx_t timer_num)
  96. {
  97. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  98. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  99. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  100. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  101. timer_ll_enable_counter(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, true);
  102. p_timer_obj[group_num][timer_num]->counter_en = true;
  103. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  104. return ESP_OK;
  105. }
  106. esp_err_t timer_pause(timer_group_t group_num, timer_idx_t timer_num)
  107. {
  108. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  109. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  110. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  111. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  112. timer_ll_enable_counter(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, false);
  113. p_timer_obj[group_num][timer_num]->counter_en = false;
  114. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  115. return ESP_OK;
  116. }
  117. esp_err_t timer_set_counter_mode(timer_group_t group_num, timer_idx_t timer_num, timer_count_dir_t counter_dir)
  118. {
  119. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  120. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  121. ESP_RETURN_ON_FALSE(counter_dir < TIMER_COUNT_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_COUNT_DIR_ERROR);
  122. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  123. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  124. timer_ll_set_count_direction(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, counter_dir);
  125. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  126. return ESP_OK;
  127. }
  128. esp_err_t timer_set_auto_reload(timer_group_t group_num, timer_idx_t timer_num, timer_autoreload_t reload)
  129. {
  130. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  131. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  132. ESP_RETURN_ON_FALSE(reload < TIMER_AUTORELOAD_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_AUTORELOAD_ERROR);
  133. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  134. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  135. timer_ll_enable_auto_reload(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, reload);
  136. p_timer_obj[group_num][timer_num]->auto_reload_en = reload;
  137. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  138. return ESP_OK;
  139. }
  140. esp_err_t timer_set_divider(timer_group_t group_num, timer_idx_t timer_num, uint32_t divider)
  141. {
  142. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  143. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  144. ESP_RETURN_ON_FALSE(divider > 1 && divider < 65537, ESP_ERR_INVALID_ARG, TIMER_TAG, DIVIDER_RANGE_ERROR);
  145. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  146. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  147. timer_ll_set_clock_prescale(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, divider);
  148. p_timer_obj[group_num][timer_num]->divider = divider;
  149. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  150. return ESP_OK;
  151. }
  152. esp_err_t timer_set_alarm_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t alarm_value)
  153. {
  154. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  155. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  156. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  157. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  158. timer_ll_set_alarm_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, alarm_value);
  159. p_timer_obj[group_num][timer_num]->alarm_value = alarm_value;
  160. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  161. return ESP_OK;
  162. }
  163. esp_err_t timer_get_alarm_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t *alarm_value)
  164. {
  165. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  166. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  167. ESP_RETURN_ON_FALSE(alarm_value != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  168. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  169. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  170. *alarm_value = p_timer_obj[group_num][timer_num]->alarm_value;
  171. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  172. return ESP_OK;
  173. }
  174. esp_err_t timer_set_alarm(timer_group_t group_num, timer_idx_t timer_num, timer_alarm_t alarm_en)
  175. {
  176. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  177. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  178. ESP_RETURN_ON_FALSE(alarm_en < TIMER_ALARM_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_ALARM_ERROR);
  179. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  180. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  181. timer_ll_enable_alarm(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, alarm_en);
  182. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  183. return ESP_OK;
  184. }
  185. static void IRAM_ATTR timer_isr_default(void *arg)
  186. {
  187. bool is_awoken = false;
  188. timer_obj_t *timer_obj = (timer_obj_t *)arg;
  189. if (timer_obj == NULL || timer_obj->timer_isr_fun.fn == NULL) {
  190. return;
  191. }
  192. uint32_t timer_id = timer_obj->hal.timer_id;
  193. timer_hal_context_t *hal = &timer_obj->hal;
  194. TIMER_ENTER_CRITICAL(&timer_spinlock[timer_obj->timer_isr_fun.isr_timer_group]);
  195. uint32_t intr_status = timer_ll_get_intr_status(hal->dev);
  196. if (intr_status & TIMER_LL_EVENT_ALARM(timer_id)) {
  197. //Clear intrrupt status
  198. timer_ll_clear_intr_status(hal->dev, TIMER_LL_EVENT_ALARM(timer_id));
  199. is_awoken = timer_obj->timer_isr_fun.fn(timer_obj->timer_isr_fun.args);
  200. //If the timer is set to auto reload, we need enable it again, so it is triggered the next time
  201. timer_ll_enable_alarm(hal->dev, timer_id, timer_obj->auto_reload_en);
  202. }
  203. TIMER_EXIT_CRITICAL(&timer_spinlock[timer_obj->timer_isr_fun.isr_timer_group]);
  204. if (is_awoken) {
  205. portYIELD_FROM_ISR();
  206. }
  207. }
  208. esp_err_t timer_isr_callback_add(timer_group_t group_num, timer_idx_t timer_num, timer_isr_t isr_handler, void *args, int intr_alloc_flags)
  209. {
  210. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  211. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  212. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  213. timer_disable_intr(group_num, timer_num);
  214. p_timer_obj[group_num][timer_num]->timer_isr_fun.fn = isr_handler;
  215. p_timer_obj[group_num][timer_num]->timer_isr_fun.args = args;
  216. p_timer_obj[group_num][timer_num]->timer_isr_fun.isr_timer_group = group_num;
  217. timer_isr_register(group_num, timer_num, timer_isr_default, (void *)p_timer_obj[group_num][timer_num],
  218. intr_alloc_flags, &(p_timer_obj[group_num][timer_num]->timer_isr_fun.timer_isr_handle));
  219. timer_enable_intr(group_num, timer_num);
  220. return ESP_OK;
  221. }
  222. esp_err_t timer_isr_callback_remove(timer_group_t group_num, timer_idx_t timer_num)
  223. {
  224. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  225. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  226. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  227. timer_disable_intr(group_num, timer_num);
  228. p_timer_obj[group_num][timer_num]->timer_isr_fun.fn = NULL;
  229. p_timer_obj[group_num][timer_num]->timer_isr_fun.args = NULL;
  230. esp_intr_free(p_timer_obj[group_num][timer_num]->timer_isr_fun.timer_isr_handle);
  231. return ESP_OK;
  232. }
  233. esp_err_t timer_isr_register(timer_group_t group_num, timer_idx_t timer_num,
  234. void (*fn)(void *), void *arg, int intr_alloc_flags, timer_isr_handle_t *handle)
  235. {
  236. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  237. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  238. ESP_RETURN_ON_FALSE(fn != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  239. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  240. timer_hal_context_t *hal = &p_timer_obj[group_num][timer_num]->hal;
  241. return esp_intr_alloc_intrstatus(timer_group_periph_signals.groups[group_num].timer_irq_id[timer_num],
  242. intr_alloc_flags,
  243. (uint32_t)timer_ll_get_intr_status_reg(hal->dev),
  244. TIMER_LL_EVENT_ALARM(timer_num), fn, arg, handle);
  245. }
  246. esp_err_t timer_init(timer_group_t group_num, timer_idx_t timer_num, const timer_config_t *config)
  247. {
  248. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  249. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  250. ESP_RETURN_ON_FALSE(config != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  251. ESP_RETURN_ON_FALSE(config->divider > 1 && config->divider < 65537, ESP_ERR_INVALID_ARG, TIMER_TAG, DIVIDER_RANGE_ERROR);
  252. ESP_RETURN_ON_FALSE(config->intr_type < TIMER_INTR_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, "only support Level Interrupt");
  253. if (p_timer_obj[group_num][timer_num] == NULL) {
  254. p_timer_obj[group_num][timer_num] = (timer_obj_t *) heap_caps_calloc(1, sizeof(timer_obj_t), MALLOC_CAP_INTERNAL | MALLOC_CAP_8BIT);
  255. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num], ESP_ERR_NO_MEM, TIMER_TAG, "no mem for timer object");
  256. }
  257. timer_hal_context_t *hal = &p_timer_obj[group_num][timer_num]->hal;
  258. periph_module_enable(timer_group_periph_signals.groups[group_num].module);
  259. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  260. timer_hal_init(hal, group_num, timer_num);
  261. timer_hal_set_counter_value(hal, 0);
  262. timer_ll_set_clock_source(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, config->clk_src);
  263. timer_ll_set_clock_prescale(hal->dev, timer_num, config->divider);
  264. timer_ll_set_count_direction(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, config->counter_dir);
  265. timer_ll_enable_intr(hal->dev, TIMER_LL_EVENT_ALARM(timer_num), false);
  266. timer_ll_clear_intr_status(hal->dev, TIMER_LL_EVENT_ALARM(timer_num));
  267. timer_ll_enable_alarm(hal->dev, timer_num, config->alarm_en);
  268. timer_ll_enable_auto_reload(hal->dev, timer_num, config->auto_reload);
  269. timer_ll_enable_counter(hal->dev, timer_num, config->counter_en);
  270. p_timer_obj[group_num][timer_num]->clk_src = config->clk_src;
  271. p_timer_obj[group_num][timer_num]->alarm_en = config->alarm_en;
  272. p_timer_obj[group_num][timer_num]->auto_reload_en = config->auto_reload;
  273. p_timer_obj[group_num][timer_num]->direction = config->counter_dir;
  274. p_timer_obj[group_num][timer_num]->counter_en = config->counter_en;
  275. p_timer_obj[group_num][timer_num]->divider = config->divider;
  276. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  277. return ESP_OK;
  278. }
  279. esp_err_t timer_deinit(timer_group_t group_num, timer_idx_t timer_num)
  280. {
  281. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  282. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  283. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  284. timer_hal_context_t *hal = &p_timer_obj[group_num][timer_num]->hal;
  285. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  286. timer_ll_enable_counter(hal->dev, timer_num, false);
  287. timer_ll_enable_intr(hal->dev, TIMER_LL_EVENT_ALARM(timer_num), false);
  288. timer_ll_clear_intr_status(hal->dev, TIMER_LL_EVENT_ALARM(timer_num));
  289. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  290. free(p_timer_obj[group_num][timer_num]);
  291. p_timer_obj[group_num][timer_num] = NULL;
  292. return ESP_OK;
  293. }
  294. esp_err_t timer_get_config(timer_group_t group_num, timer_idx_t timer_num, timer_config_t *config)
  295. {
  296. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  297. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  298. ESP_RETURN_ON_FALSE(config != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  299. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  300. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  301. config->alarm_en = p_timer_obj[group_num][timer_num]->alarm_en;
  302. config->auto_reload = p_timer_obj[group_num][timer_num]->auto_reload_en;
  303. config->counter_dir = p_timer_obj[group_num][timer_num]->direction;
  304. config->counter_en = p_timer_obj[group_num][timer_num]->counter_en;
  305. config->divider = p_timer_obj[group_num][timer_num]->divider;
  306. config->intr_type = TIMER_INTR_LEVEL;
  307. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  308. return ESP_OK;
  309. }
  310. esp_err_t timer_group_intr_enable(timer_group_t group_num, timer_intr_t en_mask)
  311. {
  312. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  313. ESP_RETURN_ON_FALSE(p_timer_obj[group_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  314. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  315. timer_ll_enable_intr(p_timer_obj[group_num][0]->hal.dev, en_mask, true);
  316. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  317. return ESP_OK;
  318. }
  319. esp_err_t timer_group_intr_disable(timer_group_t group_num, timer_intr_t disable_mask)
  320. {
  321. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  322. ESP_RETURN_ON_FALSE(p_timer_obj[group_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  323. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  324. timer_ll_enable_intr(p_timer_obj[group_num][0]->hal.dev, disable_mask, false);
  325. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  326. return ESP_OK;
  327. }
  328. esp_err_t timer_enable_intr(timer_group_t group_num, timer_idx_t timer_num)
  329. {
  330. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  331. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  332. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  333. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  334. timer_ll_enable_intr(p_timer_obj[group_num][timer_num]->hal.dev, TIMER_LL_EVENT_ALARM(timer_num), true);
  335. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  336. return ESP_OK;
  337. }
  338. esp_err_t timer_disable_intr(timer_group_t group_num, timer_idx_t timer_num)
  339. {
  340. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  341. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  342. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  343. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  344. timer_ll_enable_intr(p_timer_obj[group_num][timer_num]->hal.dev, TIMER_LL_EVENT_ALARM(timer_num), false);
  345. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  346. return ESP_OK;
  347. }
  348. /* This function is deprecated */
  349. timer_intr_t IRAM_ATTR timer_group_intr_get_in_isr(timer_group_t group_num)
  350. {
  351. return timer_ll_get_intr_status(TIMER_LL_GET_HW(group_num));
  352. }
  353. uint32_t IRAM_ATTR timer_group_get_intr_status_in_isr(timer_group_t group_num)
  354. {
  355. uint32_t intr_status = 0;
  356. if (p_timer_obj[group_num][TIMER_0] != NULL) {
  357. intr_status = timer_ll_get_intr_status(TIMER_LL_GET_HW(group_num)) & TIMER_LL_EVENT_ALARM(0);
  358. }
  359. #if SOC_TIMER_GROUP_TIMERS_PER_GROUP > 1
  360. else if (p_timer_obj[group_num][TIMER_1] != NULL) {
  361. intr_status = timer_ll_get_intr_status(TIMER_LL_GET_HW(group_num)) & TIMER_LL_EVENT_ALARM(1);
  362. }
  363. #endif
  364. return intr_status;
  365. }
  366. /* This function is deprecated */
  367. void IRAM_ATTR timer_group_intr_clr_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  368. {
  369. timer_group_clr_intr_status_in_isr(group_num, timer_num);
  370. }
  371. void IRAM_ATTR timer_group_clr_intr_status_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  372. {
  373. timer_ll_clear_intr_status(p_timer_obj[group_num][timer_num]->hal.dev, TIMER_LL_EVENT_ALARM(timer_num));
  374. }
  375. void IRAM_ATTR timer_group_enable_alarm_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  376. {
  377. timer_ll_enable_alarm(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, true);
  378. }
  379. uint64_t IRAM_ATTR timer_group_get_counter_value_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  380. {
  381. uint64_t val = timer_ll_get_counter_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num);
  382. return val;
  383. }
  384. void IRAM_ATTR timer_group_set_alarm_value_in_isr(timer_group_t group_num, timer_idx_t timer_num, uint64_t alarm_val)
  385. {
  386. timer_ll_set_alarm_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, alarm_val);
  387. p_timer_obj[group_num][timer_num]->alarm_value = alarm_val;
  388. }
  389. void IRAM_ATTR timer_group_set_counter_enable_in_isr(timer_group_t group_num, timer_idx_t timer_num, timer_start_t counter_en)
  390. {
  391. timer_ll_enable_counter(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, counter_en);
  392. p_timer_obj[group_num][timer_num]->counter_en = counter_en;
  393. }
  394. /* This function is deprecated */
  395. void IRAM_ATTR timer_group_clr_intr_sta_in_isr(timer_group_t group_num, timer_intr_t intr_mask)
  396. {
  397. for (uint32_t timer_idx = 0; timer_idx < TIMER_MAX; timer_idx++) {
  398. if (intr_mask & BIT(timer_idx)) {
  399. timer_group_clr_intr_status_in_isr(group_num, timer_idx);
  400. }
  401. }
  402. }
  403. bool IRAM_ATTR timer_group_get_auto_reload_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  404. {
  405. return p_timer_obj[group_num][timer_num]->auto_reload_en;
  406. }
  407. esp_err_t IRAM_ATTR timer_spinlock_take(timer_group_t group_num)
  408. {
  409. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  410. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  411. return ESP_OK;
  412. }
  413. esp_err_t IRAM_ATTR timer_spinlock_give(timer_group_t group_num)
  414. {
  415. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  416. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  417. return ESP_OK;
  418. }
  419. STATIC_HAL_REG_CHECK(TIMER_TAG, TIMER_INTR_T0, TIMG_T0_INT_CLR);
  420. #if SOC_TIMER_GROUP_TIMERS_PER_GROUP > 1
  421. STATIC_HAL_REG_CHECK(TIMER_TAG, TIMER_INTR_T1, TIMG_T1_INT_CLR);
  422. #endif
  423. STATIC_HAL_REG_CHECK(TIMER_TAG, TIMER_INTR_WDT, TIMG_WDT_INT_CLR);