esp32.ld 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /* ESP32 Linker Script Memory Layout
  2. This file describes the memory layout (memory blocks) as virtual
  3. memory addresses.
  4. esp32.project.ld contains output sections to link compiler output
  5. into these memory blocks.
  6. ***
  7. This linker script is passed through the C preprocessor to include
  8. configuration options.
  9. Please use preprocessor features sparingly! Restrict
  10. to simple macros with numeric values, and/or #if/#endif blocks.
  11. */
  12. #include "sdkconfig.h"
  13. /* If BT is not built at all */
  14. #ifndef CONFIG_BT_RESERVE_DRAM
  15. #define CONFIG_BT_RESERVE_DRAM 0
  16. #endif
  17. #ifdef CONFIG_BOOTLOADER_CUSTOM_RESERVE_RTC
  18. #define ESP_BOOTLOADER_RESERVE_RTC (CONFIG_BOOTLOADER_RESERVE_RTC_SIZE + CONFIG_BOOTLOADER_CUSTOM_RESERVE_RTC_SIZE)
  19. #elif defined(CONFIG_BOOTLOADER_SKIP_VALIDATE_IN_DEEP_SLEEP)
  20. #define ESP_BOOTLOADER_RESERVE_RTC (CONFIG_BOOTLOADER_RESERVE_RTC_SIZE)
  21. #else
  22. #define ESP_BOOTLOADER_RESERVE_RTC 0
  23. #endif
  24. #if defined(CONFIG_ESP32_USE_FIXED_STATIC_RAM_SIZE)
  25. ASSERT((CONFIG_ESP32_FIXED_STATIC_RAM_SIZE <= 0x2c200),
  26. "Fixed static ram data does not fit.")
  27. #define DRAM0_0_SEG_LEN CONFIG_ESP32_FIXED_STATIC_RAM_SIZE
  28. #else
  29. #define DRAM0_0_SEG_LEN 0x2c200
  30. #endif
  31. MEMORY
  32. {
  33. /* All these values assume the flash cache is on, and have the blocks this uses subtracted from the length
  34. of the various regions. The 'data access port' dram/drom regions map to the same iram/irom regions but
  35. are connected to the data port of the CPU and eg allow bytewise access. */
  36. /* IRAM for PRO cpu. Not sure if happy with this, this is MMU area... */
  37. iram0_0_seg (RX) : org = 0x40080000, len = 0x20000
  38. #ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  39. /* Even though the segment name is iram, it is actually mapped to flash
  40. */
  41. iram0_2_seg (RX) : org = 0x400D0020, len = 0x330000-0x20
  42. /*
  43. (0x20 offset above is a convenience for the app binary image generation.
  44. Flash cache has 64KB pages. The .bin file which is flashed to the chip
  45. has a 0x18 byte file header, and each segment has a 0x08 byte segment
  46. header. Setting this offset makes it simple to meet the flash cache MMU's
  47. constraint that (paddr % 64KB == vaddr % 64KB).)
  48. */
  49. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  50. /* Shared data RAM, excluding memory reserved for ROM bss/data/stack.
  51. Enabling Bluetooth & Trace Memory features in menuconfig will decrease
  52. the amount of RAM available.
  53. Note: Length of this section *should* be 0x50000, and this extra DRAM is available
  54. in heap at runtime. However due to static ROM memory usage at this 176KB mark, the
  55. additional static memory temporarily cannot be used.
  56. */
  57. dram0_0_seg (RW) : org = 0x3FFB0000 + CONFIG_BT_RESERVE_DRAM,
  58. len = DRAM0_0_SEG_LEN - CONFIG_BT_RESERVE_DRAM
  59. #ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  60. /* Flash mapped constant data */
  61. drom0_0_seg (R) : org = 0x3F400020, len = 0x400000-0x20
  62. /* (See iram0_2_seg for meaning of 0x20 offset in the above.) */
  63. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  64. /* RTC fast memory (executable). Persists over deep sleep.
  65. */
  66. rtc_iram_seg(RWX) : org = 0x400C0000, len = 0x2000
  67. /* RTC fast memory (same block as above), viewed from data bus */
  68. rtc_data_seg(RW) : org = 0x3ff80000, len = 0x2000 - ESP_BOOTLOADER_RESERVE_RTC
  69. /* RTC slow memory (data accessible). Persists over deep sleep.
  70. Start of RTC slow memory is reserved for ULP co-processor code + data, if enabled.
  71. */
  72. rtc_slow_seg(RW) : org = 0x50000000 + CONFIG_ESP32_ULP_COPROC_RESERVE_MEM,
  73. len = 0x1000 - CONFIG_ESP32_ULP_COPROC_RESERVE_MEM
  74. /* external memory ,including data and text */
  75. extern_ram_seg(RWX) : org = 0x3F800000,
  76. len = 0x400000
  77. }
  78. #if defined(CONFIG_ESP32_USE_FIXED_STATIC_RAM_SIZE)
  79. /* static data ends at defined address */
  80. _static_data_end = 0x3FFB0000 + DRAM0_0_SEG_LEN;
  81. #else
  82. _static_data_end = _bss_end;
  83. #endif
  84. /* Heap ends at top of dram0_0_seg */
  85. _heap_end = 0x40000000 - CONFIG_ESP32_TRACEMEM_RESERVE_DRAM;
  86. _data_seg_org = ORIGIN(rtc_data_seg);
  87. /* The lines below define location alias for .rtc.data section based on Kconfig option.
  88. When the option is not defined then use slow memory segment
  89. else the data will be placed in fast memory segment */
  90. #ifndef CONFIG_ESP32_RTCDATA_IN_FAST_MEM
  91. REGION_ALIAS("rtc_data_location", rtc_slow_seg );
  92. #else
  93. REGION_ALIAS("rtc_data_location", rtc_data_seg );
  94. #endif
  95. #ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  96. REGION_ALIAS("default_code_seg", iram0_2_seg);
  97. #else
  98. REGION_ALIAS("default_code_seg", iram0_0_seg);
  99. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  100. #ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  101. REGION_ALIAS("default_rodata_seg", drom0_0_seg);
  102. #else
  103. REGION_ALIAS("default_rodata_seg", dram0_0_seg);
  104. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  105. /**
  106. * If rodata default segment is placed in `drom0_0_seg`, then flash's first rodata section must
  107. * also be first in the segment.
  108. */
  109. #ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  110. ASSERT(_rodata_start == ORIGIN(default_rodata_seg),
  111. ".flash.appdesc section must be placed at the beginning of the rodata segment.")
  112. #endif