spiram.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413
  1. /*
  2. Abstraction layer for spi-ram. For now, it's no more than a stub for the spiram_psram functions, but if
  3. we add more types of external RAM memory, this can be made into a more intelligent dispatcher.
  4. */
  5. // Copyright 2015-2017 Espressif Systems (Shanghai) PTE LTD
  6. //
  7. // Licensed under the Apache License, Version 2.0 (the "License");
  8. // you may not use this file except in compliance with the License.
  9. // You may obtain a copy of the License at
  10. //
  11. // http://www.apache.org/licenses/LICENSE-2.0
  12. //
  13. // Unless required by applicable law or agreed to in writing, software
  14. // distributed under the License is distributed on an "AS IS" BASIS,
  15. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  16. // See the License for the specific language governing permissions and
  17. // limitations under the License.
  18. #include <stdint.h>
  19. #include <string.h>
  20. #include <sys/param.h>
  21. #include "sdkconfig.h"
  22. #include "esp_attr.h"
  23. #include "esp_err.h"
  24. #include "esp32s2/spiram.h"
  25. #include "spiram_psram.h"
  26. #include "esp_log.h"
  27. #include "freertos/FreeRTOS.h"
  28. #include "freertos/xtensa_api.h"
  29. #include "soc/soc.h"
  30. #include "esp_heap_caps_init.h"
  31. #include "soc/soc_memory_layout.h"
  32. #include "soc/dport_reg.h"
  33. #include "esp32s2/rom/cache.h"
  34. #include "soc/cache_memory.h"
  35. #include "soc/extmem_reg.h"
  36. #define PSRAM_MODE PSRAM_VADDR_MODE_NORMAL
  37. #if CONFIG_SPIRAM
  38. static const char* TAG = "spiram";
  39. #if CONFIG_SPIRAM_SPEED_40M
  40. #define PSRAM_SPEED PSRAM_CACHE_S40M
  41. #elif CONFIG_SPIRAM_SPEED_80M
  42. #define PSRAM_SPEED PSRAM_CACHE_S80M
  43. #else
  44. #define PSRAM_SPEED PSRAM_CACHE_S20M
  45. #endif
  46. #define SPIRAM_SIZE esp_spiram_get_size()
  47. static bool spiram_inited=false;
  48. /*
  49. Simple RAM test. Writes a word every 32 bytes. Takes about a second to complete for 4MiB. Returns
  50. true when RAM seems OK, false when test fails. WARNING: Do not run this before the 2nd cpu has been
  51. initialized (in a two-core system) or after the heap allocator has taken ownership of the memory.
  52. */
  53. bool esp_spiram_test(void)
  54. {
  55. volatile int *spiram=(volatile int*)(SOC_EXTRAM_DATA_HIGH - SPIRAM_SIZE);
  56. size_t p;
  57. size_t s=SPIRAM_SIZE;
  58. int errct=0;
  59. int initial_err=-1;
  60. if ((SOC_EXTRAM_DATA_HIGH - SOC_EXTRAM_DATA_LOW) < SPIRAM_SIZE) {
  61. ESP_EARLY_LOGW(TAG, "Only test spiram from %08x to %08x\n", SOC_EXTRAM_DATA_LOW, SOC_EXTRAM_DATA_HIGH);
  62. spiram=(volatile int*)SOC_EXTRAM_DATA_LOW;
  63. s = SOC_EXTRAM_DATA_HIGH - SOC_EXTRAM_DATA_LOW;
  64. }
  65. for (p=0; p<(s/sizeof(int)); p+=8) {
  66. spiram[p]=p^0xAAAAAAAA;
  67. }
  68. for (p=0; p<(s/sizeof(int)); p+=8) {
  69. if (spiram[p]!=(p^0xAAAAAAAA)) {
  70. errct++;
  71. if (errct==1) initial_err=p*4;
  72. if (errct < 4) {
  73. ESP_EARLY_LOGE(TAG, "SPI SRAM error@%08x:%08x/%08x \n", &spiram[p], spiram[p], p^0xAAAAAAAA);
  74. }
  75. }
  76. }
  77. if (errct) {
  78. ESP_EARLY_LOGE(TAG, "SPI SRAM memory test fail. %d/%d writes failed, first @ %X\n", errct, s/32, initial_err+SOC_EXTRAM_DATA_LOW);
  79. return false;
  80. } else {
  81. ESP_EARLY_LOGI(TAG, "SPI SRAM memory test OK");
  82. return true;
  83. }
  84. }
  85. #define DRAM0_ONLY_CACHE_SIZE BUS_IRAM0_CACHE_SIZE
  86. #define DRAM0_DRAM1_CACHE_SIZE (BUS_IRAM0_CACHE_SIZE + BUS_IRAM1_CACHE_SIZE)
  87. #define DRAM0_DRAM1_DPORT_CACHE_SIZE (BUS_IRAM0_CACHE_SIZE + BUS_IRAM1_CACHE_SIZE + BUS_DPORT_CACHE_SIZE)
  88. #define DBUS3_ONLY_CACHE_SIZE BUS_AHB_DBUS3_CACHE_SIZE
  89. #define DRAM0_DRAM1_DPORT_DBUS3_CACHE_SIZE (DRAM0_DRAM1_DPORT_CACHE_SIZE + DBUS3_ONLY_CACHE_SIZE)
  90. #define SPIRAM_SIZE_EXC_DRAM0_DRAM1_DPORT (SPIRAM_SIZE - DRAM0_DRAM1_DPORT_CACHE_SIZE)
  91. #define SPIRAM_SIZE_EXC_DATA_CACHE (SPIRAM_SIZE - DRAM0_DRAM1_DPORT_DBUS3_CACHE_SIZE)
  92. #define SPIRAM_SMALL_SIZE_MAP_VADDR (DRAM0_CACHE_ADDRESS_HIGH - SPIRAM_SIZE)
  93. #define SPIRAM_SMALL_SIZE_MAP_PADDR 0
  94. #define SPIRAM_SMALL_SIZE_MAP_SIZE SPIRAM_SIZE
  95. #define SPIRAM_MID_SIZE_MAP_VADDR (AHB_DBUS3_ADDRESS_HIGH - SPIRAM_SIZE_EXC_DRAM0_DRAM1_DPORT)
  96. #define SPIRAM_MID_SIZE_MAP_PADDR 0
  97. #define SPIRAM_MID_SIZE_MAP_SIZE (SPIRAM_SIZE_EXC_DRAM0_DRAM1_DPORT)
  98. #define SPIRAM_BIG_SIZE_MAP_VADDR AHB_DBUS3_ADDRESS_LOW
  99. #define SPIRAM_BIG_SIZE_MAP_PADDR (AHB_DBUS3_ADDRESS_HIGH - DRAM0_DRAM1_DPORT_DBUS3_CACHE_SIZE)
  100. #define SPIRAM_BIG_SIZE_MAP_SIZE DBUS3_ONLY_CACHE_SIZE
  101. #define SPIRAM_MID_BIG_SIZE_MAP_VADDR DPORT_CACHE_ADDRESS_LOW
  102. #define SPIRAM_MID_BIG_SIZE_MAP_PADDR SPIRAM_SIZE_EXC_DRAM0_DRAM1_DPORT
  103. #define SPIRAM_MID_BIG_SIZE_MAP_SIZE DRAM0_DRAM1_DPORT_DBUS3_CACHE_SIZE
  104. void IRAM_ATTR esp_spiram_init_cache(void)
  105. {
  106. Cache_Suspend_DCache();
  107. /* map the address from SPIRAM end to the start, map the address in order: DRAM1, DRAM1, DPORT, DBUS3 */
  108. if (SPIRAM_SIZE <= DRAM0_ONLY_CACHE_SIZE) {
  109. /* cache size <= 3MB + 512 KB, only map DRAM0 bus */
  110. Cache_Dbus_MMU_Set(MMU_ACCESS_SPIRAM, SPIRAM_SMALL_SIZE_MAP_VADDR, SPIRAM_SMALL_SIZE_MAP_PADDR, 64, SPIRAM_SMALL_SIZE_MAP_SIZE >> 16, 0);
  111. REG_CLR_BIT(EXTMEM_PRO_DCACHE_CTRL1_REG, EXTMEM_PRO_DCACHE_MASK_DRAM0);
  112. } else if (SPIRAM_SIZE <= DRAM0_DRAM1_CACHE_SIZE) {
  113. /* cache size <= 7MB + 512KB, only map DRAM0 and DRAM1 bus */
  114. Cache_Dbus_MMU_Set(MMU_ACCESS_SPIRAM, SPIRAM_SMALL_SIZE_MAP_VADDR, SPIRAM_SMALL_SIZE_MAP_PADDR, 64, SPIRAM_SMALL_SIZE_MAP_SIZE >> 16, 0);
  115. REG_CLR_BIT(EXTMEM_PRO_DCACHE_CTRL1_REG, EXTMEM_PRO_DCACHE_MASK_DRAM1 | EXTMEM_PRO_DCACHE_MASK_DRAM0);
  116. } else if (SPIRAM_SIZE <= DRAM0_DRAM1_DPORT_CACHE_SIZE) {
  117. /* cache size <= 10MB + 512KB, map DRAM0, DRAM1, DPORT bus */
  118. Cache_Dbus_MMU_Set(MMU_ACCESS_SPIRAM, SPIRAM_SMALL_SIZE_MAP_VADDR, SPIRAM_SMALL_SIZE_MAP_PADDR, 64, SPIRAM_SMALL_SIZE_MAP_SIZE >> 16, 0);
  119. REG_CLR_BIT(EXTMEM_PRO_DCACHE_CTRL1_REG, EXTMEM_PRO_DCACHE_MASK_DRAM1 | EXTMEM_PRO_DCACHE_MASK_DRAM0 | EXTMEM_PRO_DCACHE_MASK_DPORT);
  120. } else {
  121. #if CONFIG_SPIRAM_USE_AHB_DBUS3// TODO Ready to remove this macro esp32s2 no AHB bus access cache
  122. if (SPIRAM_SIZE <= DRAM0_DRAM1_DPORT_DBUS3_CACHE_SIZE) {
  123. /* cache size <= 14MB + 512KB, map DRAM0, DRAM1, DPORT bus, as well as data bus3 */
  124. Cache_Dbus_MMU_Set(MMU_ACCESS_SPIRAM, SPIRAM_MID_SIZE_MAP_VADDR, SPIRAM_MID_SIZE_MAP_PADDR, 64, SPIRAM_MID_SIZE_MAP_SIZE >> 16, 0);
  125. } else {
  126. /* cache size > 14MB + 512KB, map DRAM0, DRAM1, DPORT bus, as well as data bus3 */
  127. Cache_Dbus_MMU_Set(MMU_ACCESS_SPIRAM, SPIRAM_BIG_SIZE_MAP_VADDR, SPIRAM_BIG_SIZE_MAP_PADDR, 64, SPIRAM_BIG_SIZE_MAP_SIZE >> 16, 0);
  128. }
  129. Cache_Dbus_MMU_Set(MMU_ACCESS_SPIRAM, SPIRAM_MID_BIG_SIZE_MAP_VADDR, SPIRAM_MID_BIG_SIZE_MAP_PADDR, 64, SPIRAM_MID_BIG_SIZE_MAP_SIZE >> 16, 0);
  130. REG_CLR_BIT(EXTMEM_PRO_DCACHE_CTRL1_REG, EXTMEM_PRO_DCACHE_MASK_DRAM1 | EXTMEM_PRO_DCACHE_MASK_DRAM0 | EXTMEM_PRO_DCACHE_MASK_DPORT | EXTMEM_PRO_DCACHE_MASK_BUS3);
  131. #else
  132. /* cache size > 10MB + 512KB, map DRAM0, DRAM1, DPORT bus , only remap 0x3f500000 ~ 0x3ff90000*/
  133. Cache_Dbus_MMU_Set(MMU_ACCESS_SPIRAM, DPORT_CACHE_ADDRESS_LOW, SPIRAM_SMALL_SIZE_MAP_PADDR, 64, DRAM0_DRAM1_DPORT_CACHE_SIZE >> 16, 0);
  134. REG_CLR_BIT(EXTMEM_PRO_DCACHE_CTRL1_REG, EXTMEM_PRO_DCACHE_MASK_DRAM1 | EXTMEM_PRO_DCACHE_MASK_DRAM0 | EXTMEM_PRO_DCACHE_MASK_DPORT);
  135. #endif
  136. }
  137. Cache_Resume_DCache(0);
  138. }
  139. static uint32_t pages_for_flash = 0;
  140. static uint32_t page0_mapped = 0;
  141. static uint32_t page0_page = INVALID_PHY_PAGE;
  142. static uint32_t instrcution_in_spiram = 0;
  143. static uint32_t rodata_in_spiram = 0;
  144. #if CONFIG_SPIRAM_FETCH_INSTRUCTIONS
  145. static int instr_flash2spiram_offs = 0;
  146. static uint32_t instr_start_page = 0;
  147. static uint32_t instr_end_page = 0;
  148. #endif
  149. #if CONFIG_SPIRAM_RODATA
  150. static int rodata_flash2spiram_offs = 0;
  151. static uint32_t rodata_start_page = 0;
  152. static uint32_t rodata_end_page = 0;
  153. #endif
  154. uint32_t esp_spiram_instruction_access_enabled(void)
  155. {
  156. return instrcution_in_spiram;
  157. }
  158. uint32_t esp_spiram_rodata_access_enabled(void)
  159. {
  160. return rodata_in_spiram;
  161. }
  162. #if CONFIG_SPIRAM_FETCH_INSTRUCTIONS
  163. esp_err_t esp_spiram_enable_instruction_access(void)
  164. {
  165. uint32_t pages_in_flash = 0;
  166. pages_in_flash += Cache_Count_Flash_Pages(PRO_CACHE_IBUS0, &page0_mapped);
  167. pages_in_flash += Cache_Count_Flash_Pages(PRO_CACHE_IBUS1, &page0_mapped);
  168. if ((pages_in_flash + pages_for_flash) > (SPIRAM_SIZE >> 16)) {
  169. ESP_EARLY_LOGE(TAG, "SPI RAM space not enough for the instructions, has %d pages, need %d pages.", (SPIRAM_SIZE >> 16), (pages_in_flash + pages_for_flash));
  170. return ESP_FAIL;
  171. }
  172. ESP_EARLY_LOGI(TAG, "Instructions copied and mapped to SPIRAM");
  173. uint32_t instr_mmu_offset = ((uint32_t)&_instruction_reserved_start & 0xFFFFFF)/MMU_PAGE_SIZE;
  174. uint32_t mmu_value = *(volatile uint32_t *)(DR_REG_MMU_TABLE + PRO_CACHE_IBUS0_MMU_START + instr_mmu_offset*sizeof(uint32_t));
  175. mmu_value &= MMU_ADDRESS_MASK;
  176. instr_flash2spiram_offs = mmu_value - pages_for_flash;
  177. ESP_EARLY_LOGV(TAG, "Instructions from flash page%d copy to SPIRAM page%d, Offset: %d", mmu_value, pages_for_flash, instr_flash2spiram_offs);
  178. pages_for_flash = Cache_Flash_To_SPIRAM_Copy(PRO_CACHE_IBUS0, IRAM0_ADDRESS_LOW, pages_for_flash, &page0_page);
  179. pages_for_flash = Cache_Flash_To_SPIRAM_Copy(PRO_CACHE_IBUS1, IRAM1_ADDRESS_LOW, pages_for_flash, &page0_page);
  180. instrcution_in_spiram = 1;
  181. return ESP_OK;
  182. }
  183. #endif
  184. #if CONFIG_SPIRAM_RODATA
  185. esp_err_t esp_spiram_enable_rodata_access(void)
  186. {
  187. uint32_t pages_in_flash = 0;
  188. pages_in_flash += Cache_Count_Flash_Pages(PRO_CACHE_IBUS2, &page0_mapped);
  189. pages_in_flash += Cache_Count_Flash_Pages(PRO_CACHE_DBUS0, &page0_mapped);
  190. pages_in_flash += Cache_Count_Flash_Pages(PRO_CACHE_DBUS1, &page0_mapped);
  191. pages_in_flash += Cache_Count_Flash_Pages(PRO_CACHE_DBUS2, &page0_mapped);
  192. if ((pages_in_flash + pages_for_flash) > (SPIRAM_SIZE >> 16)) {
  193. ESP_EARLY_LOGE(TAG, "SPI RAM space not enough for the read only data.");
  194. return ESP_FAIL;
  195. }
  196. ESP_EARLY_LOGI(TAG, "Read only data copied and mapped to SPIRAM");
  197. uint32_t rodata_mmu_offset = ((uint32_t)&_rodata_reserved_start & 0xFFFFFF)/MMU_PAGE_SIZE;
  198. uint32_t mmu_value = *(volatile uint32_t *)(DR_REG_MMU_TABLE + PRO_CACHE_IBUS2_MMU_START + rodata_mmu_offset*sizeof(uint32_t));
  199. mmu_value &= MMU_ADDRESS_MASK;
  200. rodata_flash2spiram_offs = mmu_value - pages_for_flash;
  201. ESP_EARLY_LOGV(TAG, "Rodata from flash page%d copy to SPIRAM page%d, Offset: %d", mmu_value, pages_for_flash, rodata_flash2spiram_offs);
  202. pages_for_flash = Cache_Flash_To_SPIRAM_Copy(PRO_CACHE_IBUS2, DROM0_ADDRESS_LOW, pages_for_flash, &page0_page);
  203. pages_for_flash = Cache_Flash_To_SPIRAM_Copy(PRO_CACHE_DBUS0, DRAM0_ADDRESS_LOW, pages_for_flash, &page0_page);
  204. pages_for_flash = Cache_Flash_To_SPIRAM_Copy(PRO_CACHE_DBUS1, DRAM1_ADDRESS_LOW, pages_for_flash, &page0_page);
  205. pages_for_flash = Cache_Flash_To_SPIRAM_Copy(PRO_CACHE_DBUS2, DPORT_ADDRESS_LOW, pages_for_flash, &page0_page);
  206. rodata_in_spiram = 1;
  207. return ESP_OK;
  208. }
  209. #endif
  210. #if CONFIG_SPIRAM_FETCH_INSTRUCTIONS
  211. void instruction_flash_page_info_init(void)
  212. {
  213. uint32_t instr_page_cnt = ((uint32_t)&_instruction_reserved_end - SOC_IROM_LOW + MMU_PAGE_SIZE - 1)/MMU_PAGE_SIZE;
  214. uint32_t instr_mmu_offset = ((uint32_t)&_instruction_reserved_start & 0xFFFFFF)/MMU_PAGE_SIZE;
  215. instr_start_page = *(volatile uint32_t *)(DR_REG_MMU_TABLE + PRO_CACHE_IBUS0_MMU_START + instr_mmu_offset*sizeof(uint32_t));
  216. instr_start_page &= MMU_ADDRESS_MASK;
  217. instr_end_page = instr_start_page + instr_page_cnt - 1;
  218. }
  219. uint32_t IRAM_ATTR instruction_flash_start_page_get(void)
  220. {
  221. return instr_start_page;
  222. }
  223. uint32_t IRAM_ATTR instruction_flash_end_page_get(void)
  224. {
  225. return instr_end_page;
  226. }
  227. int IRAM_ATTR instruction_flash2spiram_offset(void)
  228. {
  229. return instr_flash2spiram_offs;
  230. }
  231. #endif
  232. #if CONFIG_SPIRAM_RODATA
  233. void rodata_flash_page_info_init(void)
  234. {
  235. uint32_t rodata_page_cnt = ((uint32_t)&_rodata_reserved_end - SOC_DROM_LOW + MMU_PAGE_SIZE - 1)/MMU_PAGE_SIZE;
  236. uint32_t rodata_mmu_offset = ((uint32_t)&_rodata_reserved_start & 0xFFFFFF)/MMU_PAGE_SIZE;
  237. rodata_start_page = *(volatile uint32_t *)(DR_REG_MMU_TABLE + PRO_CACHE_IBUS2_MMU_START + rodata_mmu_offset*sizeof(uint32_t));
  238. rodata_start_page &= MMU_ADDRESS_MASK;
  239. rodata_end_page = rodata_start_page + rodata_page_cnt - 1;
  240. }
  241. uint32_t IRAM_ATTR rodata_flash_start_page_get(void)
  242. {
  243. return rodata_start_page;
  244. }
  245. uint32_t IRAM_ATTR rodata_flash_end_page_get(void)
  246. {
  247. return rodata_end_page;
  248. }
  249. int IRAM_ATTR rodata_flash2spiram_offset(void)
  250. {
  251. return rodata_flash2spiram_offs;
  252. }
  253. #endif
  254. esp_err_t esp_spiram_init(void)
  255. {
  256. esp_err_t r;
  257. r = psram_enable(PSRAM_SPEED, PSRAM_MODE);
  258. if (r != ESP_OK) {
  259. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  260. ESP_EARLY_LOGE(TAG, "SPI RAM enabled but initialization failed. Bailing out.");
  261. #endif
  262. return r;
  263. }
  264. spiram_inited=true;
  265. #if (CONFIG_SPIRAM_SIZE != -1)
  266. if (esp_spiram_get_size()!=CONFIG_SPIRAM_SIZE) {
  267. ESP_EARLY_LOGE(TAG, "Expected %dKiB chip but found %dKiB chip. Bailing out..", CONFIG_SPIRAM_SIZE/1024, esp_spiram_get_size()/1024);
  268. return ESP_ERR_INVALID_SIZE;
  269. }
  270. #endif
  271. ESP_EARLY_LOGI(TAG, "Found %dMBit SPI RAM device",
  272. (esp_spiram_get_size()*8)/(1024*1024));
  273. ESP_EARLY_LOGI(TAG, "SPI RAM mode: %s", PSRAM_SPEED == PSRAM_CACHE_S40M ? "sram 40m" : \
  274. PSRAM_SPEED == PSRAM_CACHE_S80M ? "sram 80m" : "sram 20m");
  275. ESP_EARLY_LOGI(TAG, "PSRAM initialized, cache is in %s mode.", \
  276. (PSRAM_MODE==PSRAM_VADDR_MODE_EVENODD)?"even/odd (2-core)": \
  277. (PSRAM_MODE==PSRAM_VADDR_MODE_LOWHIGH)?"low/high (2-core)": \
  278. (PSRAM_MODE==PSRAM_VADDR_MODE_NORMAL)?"normal (1-core)":"ERROR");
  279. return ESP_OK;
  280. }
  281. esp_err_t esp_spiram_add_to_heapalloc(void)
  282. {
  283. uint32_t size_for_flash = (pages_for_flash << 16);
  284. ESP_EARLY_LOGI(TAG, "Adding pool of %dK of external SPI memory to heap allocator", (SPIRAM_SIZE - (pages_for_flash << 16))/1024);
  285. //Add entire external RAM region to heap allocator. Heap allocator knows the capabilities of this type of memory, so there's
  286. //no need to explicitly specify them.
  287. if (SPIRAM_SIZE <= DRAM0_DRAM1_DPORT_CACHE_SIZE) {
  288. /* cache size <= 10MB + 512KB, map DRAM0, DRAM1, DPORT bus */
  289. return heap_caps_add_region((intptr_t)SPIRAM_SMALL_SIZE_MAP_VADDR + size_for_flash, (intptr_t)SPIRAM_SMALL_SIZE_MAP_VADDR + SPIRAM_SMALL_SIZE_MAP_SIZE -1);
  290. } else {
  291. #if CONFIG_SPIRAM_USE_AHB_DBUS3 //TODO
  292. if (SPIRAM_SIZE <= DRAM0_DRAM1_DPORT_DBUS3_CACHE_SIZE) {
  293. /* cache size <= 14MB + 512KB, map DRAM0, DRAM1, DPORT bus, as well as data bus3 */
  294. if (size_for_flash <= SPIRAM_MID_SIZE_MAP_SIZE) {
  295. esp_err_t err = heap_caps_add_region((intptr_t)SPIRAM_MID_SIZE_MAP_VADDR + size_for_flash, (intptr_t)SPIRAM_MID_SIZE_MAP_VADDR + SPIRAM_MID_SIZE_MAP_SIZE -1);
  296. if (err) {
  297. return err;
  298. }
  299. return heap_caps_add_region((intptr_t)SPIRAM_MID_BIG_SIZE_MAP_VADDR, (intptr_t)SPIRAM_MID_BIG_SIZE_MAP_VADDR + SPIRAM_MID_BIG_SIZE_MAP_SIZE -1);
  300. } else {
  301. return heap_caps_add_region((intptr_t)SPIRAM_MID_BIG_SIZE_MAP_VADDR + size_for_flash - SPIRAM_MID_SIZE_MAP_SIZE, (intptr_t)SPIRAM_MID_BIG_SIZE_MAP_VADDR + SPIRAM_MID_BIG_SIZE_MAP_SIZE -1);
  302. }
  303. } else {
  304. if (size_for_flash <= SPIRAM_SIZE_EXC_DATA_CACHE) {
  305. esp_err_t err = heap_caps_add_region((intptr_t)SPIRAM_BIG_SIZE_MAP_VADDR, (intptr_t)SPIRAM_BIG_SIZE_MAP_VADDR + SPIRAM_BIG_SIZE_MAP_SIZE -1);
  306. if (err) {
  307. return err;
  308. }
  309. return heap_caps_add_region((intptr_t)SPIRAM_MID_BIG_SIZE_MAP_VADDR, (intptr_t)SPIRAM_MID_BIG_SIZE_MAP_VADDR + SPIRAM_MID_BIG_SIZE_MAP_SIZE -1);
  310. } else if (size_for_flash <= SPIRAM_SIZE_EXC_DRAM0_DRAM1_DPORT) {
  311. esp_err_t err = heap_caps_add_region((intptr_t)SPIRAM_BIG_SIZE_MAP_VADDR + size_for_flash - SPIRAM_SIZE_EXC_DATA_CACHE, (intptr_t)SPIRAM_MID_SIZE_MAP_VADDR + SPIRAM_MID_SIZE_MAP_SIZE -1);
  312. if (err) {
  313. return err;
  314. }
  315. return heap_caps_add_region((intptr_t)SPIRAM_MID_BIG_SIZE_MAP_VADDR, (intptr_t)SPIRAM_MID_BIG_SIZE_MAP_VADDR + SPIRAM_MID_BIG_SIZE_MAP_SIZE -1);
  316. } else {
  317. return heap_caps_add_region((intptr_t)SPIRAM_MID_BIG_SIZE_MAP_VADDR + size_for_flash - SPIRAM_SIZE_EXC_DRAM0_DRAM1_DPORT, (intptr_t)SPIRAM_MID_BIG_SIZE_MAP_VADDR + SPIRAM_MID_BIG_SIZE_MAP_SIZE -1);
  318. }
  319. }
  320. #else
  321. Cache_Dbus_MMU_Set(MMU_ACCESS_SPIRAM, DPORT_CACHE_ADDRESS_LOW, SPIRAM_SMALL_SIZE_MAP_PADDR, 64, DRAM0_DRAM1_DPORT_CACHE_SIZE >> 16, 0);
  322. if (size_for_flash <= SPIRAM_SIZE_EXC_DRAM0_DRAM1_DPORT) {
  323. return heap_caps_add_region((intptr_t)DPORT_CACHE_ADDRESS_LOW, (intptr_t)DPORT_CACHE_ADDRESS_LOW + DRAM0_DRAM1_DPORT_CACHE_SIZE -1);
  324. } else {
  325. return heap_caps_add_region((intptr_t)DPORT_CACHE_ADDRESS_LOW + size_for_flash, (intptr_t)DPORT_CACHE_ADDRESS_LOW + DRAM0_DRAM1_DPORT_CACHE_SIZE -1);
  326. }
  327. return ESP_OK;
  328. #endif
  329. }
  330. }
  331. static uint8_t *dma_heap;
  332. esp_err_t esp_spiram_reserve_dma_pool(size_t size) {
  333. if (size==0) return ESP_OK; //no-op
  334. ESP_EARLY_LOGI(TAG, "Reserving pool of %dK of internal memory for DMA/internal allocations", size/1024);
  335. dma_heap=heap_caps_malloc(size, MALLOC_CAP_DMA|MALLOC_CAP_INTERNAL);
  336. if (!dma_heap) return ESP_ERR_NO_MEM;
  337. uint32_t caps[]={MALLOC_CAP_DMA|MALLOC_CAP_INTERNAL, 0, MALLOC_CAP_8BIT|MALLOC_CAP_32BIT};
  338. return heap_caps_add_region_with_caps(caps, (intptr_t) dma_heap, (intptr_t) dma_heap+size-1);
  339. }
  340. size_t esp_spiram_get_size(void)
  341. {
  342. if (!spiram_inited) {
  343. ESP_EARLY_LOGE(TAG, "SPI RAM not initialized");
  344. abort();
  345. }
  346. psram_size_t size=psram_get_size();
  347. if (size==PSRAM_SIZE_16MBITS) return 2*1024*1024;
  348. if (size==PSRAM_SIZE_32MBITS) return 4*1024*1024;
  349. if (size==PSRAM_SIZE_64MBITS) return 8*1024*1024;
  350. return CONFIG_SPIRAM_SIZE;
  351. }
  352. /*
  353. Before flushing the cache, if psram is enabled as a memory-mapped thing, we need to write back the data in the cache to the psram first,
  354. otherwise it will get lost. For now, we just read 64/128K of random PSRAM memory to do this.
  355. */
  356. void IRAM_ATTR esp_spiram_writeback_cache(void)
  357. {
  358. extern void Cache_WriteBack_All(void);
  359. Cache_WriteBack_All();
  360. }
  361. #endif