spi_flash.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. // Copyright 2010-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #ifndef _ROM_SPI_FLASH_H_
  15. #define _ROM_SPI_FLASH_H_
  16. #include <stdint.h>
  17. #include <stdbool.h>
  18. #include "esp_attr.h"
  19. #include "sdkconfig.h"
  20. #ifdef CONFIG_LEGACY_INCLUDE_COMMON_HEADERS
  21. #include "soc/spi_reg.h"
  22. #endif
  23. #ifdef __cplusplus
  24. extern "C" {
  25. #endif
  26. /** \defgroup spi_flash_apis, spi flash operation related apis
  27. * @brief spi_flash apis
  28. */
  29. /** @addtogroup spi_flash_apis
  30. * @{
  31. */
  32. /*************************************************************
  33. * Note
  34. *************************************************************
  35. * 1. ESP32 chip have 4 SPI slave/master, however, SPI0 is
  36. * used as an SPI master to access Flash and ext-SRAM by
  37. * Cache module. It will support Decryto read for Flash,
  38. * read/write for ext-SRAM. And SPI1 is also used as an
  39. * SPI master for Flash read/write and ext-SRAM read/write.
  40. * It will support Encrypto write for Flash.
  41. * 2. As an SPI master, SPI support Highest clock to 80M,
  42. * however, Flash with 80M Clock should be configured
  43. * for different Flash chips. If you want to use 80M
  44. * clock We should use the SPI that is certified by
  45. * Espressif. However, the certification is not started
  46. * at the time, so please use 40M clock at the moment.
  47. * 3. SPI Flash can use 2 lines or 4 lines mode. If you
  48. * use 2 lines mode, you can save two pad SPIHD and
  49. * SPIWP for gpio. ESP32 support configured SPI pad for
  50. * Flash, the configuration is stored in efuse and flash.
  51. * However, the configurations of pads should be certified
  52. * by Espressif. If you use this function, please use 40M
  53. * clock at the moment.
  54. * 4. ESP32 support to use Common SPI command to configure
  55. * Flash to QIO mode, if you failed to configure with fix
  56. * command. With Common SPI Command, ESP32 can also provide
  57. * a way to use same Common SPI command groups on different
  58. * Flash chips.
  59. * 5. This functions are not protected by packeting, Please use the
  60. *************************************************************
  61. */
  62. #define PERIPHS_SPI_FLASH_CMD SPI_CMD_REG(1)
  63. #define PERIPHS_SPI_FLASH_ADDR SPI_ADDR_REG(1)
  64. #define PERIPHS_SPI_FLASH_CTRL SPI_CTRL_REG(1)
  65. #define PERIPHS_SPI_FLASH_CTRL1 SPI_CTRL1_REG(1)
  66. #define PERIPHS_SPI_FLASH_STATUS SPI_RD_STATUS_REG(1)
  67. #define PERIPHS_SPI_FLASH_USRREG SPI_USER_REG(1)
  68. #define PERIPHS_SPI_FLASH_USRREG1 SPI_USER1_REG(1)
  69. #define PERIPHS_SPI_FLASH_USRREG2 SPI_USER2_REG(1)
  70. #define PERIPHS_SPI_FLASH_C0 SPI_W0_REG(1)
  71. #define PERIPHS_SPI_FLASH_C1 SPI_W1_REG(1)
  72. #define PERIPHS_SPI_FLASH_C2 SPI_W2_REG(1)
  73. #define PERIPHS_SPI_FLASH_C3 SPI_W3_REG(1)
  74. #define PERIPHS_SPI_FLASH_C4 SPI_W4_REG(1)
  75. #define PERIPHS_SPI_FLASH_C5 SPI_W5_REG(1)
  76. #define PERIPHS_SPI_FLASH_C6 SPI_W6_REG(1)
  77. #define PERIPHS_SPI_FLASH_C7 SPI_W7_REG(1)
  78. #define PERIPHS_SPI_FLASH_TX_CRC SPI_TX_CRC_REG(1)
  79. #define SPI0_R_QIO_DUMMY_CYCLELEN 3
  80. #define SPI0_R_QIO_ADDR_BITSLEN 31
  81. #define SPI0_R_FAST_DUMMY_CYCLELEN 7
  82. #define SPI0_R_DIO_DUMMY_CYCLELEN 1
  83. #define SPI0_R_DIO_ADDR_BITSLEN 27
  84. #define SPI0_R_FAST_ADDR_BITSLEN 23
  85. #define SPI0_R_SIO_ADDR_BITSLEN 23
  86. #define SPI1_R_QIO_DUMMY_CYCLELEN 3
  87. #define SPI1_R_QIO_ADDR_BITSLEN 31
  88. #define SPI1_R_FAST_DUMMY_CYCLELEN 7
  89. #define SPI1_R_DIO_DUMMY_CYCLELEN 3
  90. #define SPI1_R_DIO_ADDR_BITSLEN 31
  91. #define SPI1_R_FAST_ADDR_BITSLEN 23
  92. #define SPI1_R_SIO_ADDR_BITSLEN 23
  93. #define ESP_ROM_SPIFLASH_W_SIO_ADDR_BITSLEN 23
  94. #define ESP_ROM_SPIFLASH_TWO_BYTE_STATUS_EN SPI_WRSR_2B
  95. //SPI address register
  96. #define ESP_ROM_SPIFLASH_BYTES_LEN 24
  97. #define ESP_ROM_SPIFLASH_BUFF_BYTE_WRITE_NUM 32
  98. #define ESP_ROM_SPIFLASH_BUFF_BYTE_READ_NUM 64
  99. #define ESP_ROM_SPIFLASH_BUFF_BYTE_READ_BITS 0x3f
  100. //SPI status register
  101. #define ESP_ROM_SPIFLASH_BUSY_FLAG BIT0
  102. #define ESP_ROM_SPIFLASH_WRENABLE_FLAG BIT1
  103. #define ESP_ROM_SPIFLASH_BP0 BIT2
  104. #define ESP_ROM_SPIFLASH_BP1 BIT3
  105. #define ESP_ROM_SPIFLASH_BP2 BIT4
  106. #define ESP_ROM_SPIFLASH_WR_PROTECT (ESP_ROM_SPIFLASH_BP0|ESP_ROM_SPIFLASH_BP1|ESP_ROM_SPIFLASH_BP2)
  107. #define ESP_ROM_SPIFLASH_QE BIT9
  108. //Extra dummy for flash read
  109. #define ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_20M 0
  110. #define ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_26M 0
  111. #define ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_40M 1
  112. #define ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_80M 2
  113. #define FLASH_ID_GD25LQ32C 0xC86016
  114. typedef enum {
  115. ESP_ROM_SPIFLASH_QIO_MODE = 0,
  116. ESP_ROM_SPIFLASH_QOUT_MODE,
  117. ESP_ROM_SPIFLASH_DIO_MODE,
  118. ESP_ROM_SPIFLASH_DOUT_MODE,
  119. ESP_ROM_SPIFLASH_FASTRD_MODE,
  120. ESP_ROM_SPIFLASH_SLOWRD_MODE
  121. } esp_rom_spiflash_read_mode_t;
  122. typedef enum {
  123. ESP_ROM_SPIFLASH_RESULT_OK,
  124. ESP_ROM_SPIFLASH_RESULT_ERR,
  125. ESP_ROM_SPIFLASH_RESULT_TIMEOUT
  126. } esp_rom_spiflash_result_t;
  127. typedef struct {
  128. uint32_t device_id;
  129. uint32_t chip_size; // chip size in bytes
  130. uint32_t block_size;
  131. uint32_t sector_size;
  132. uint32_t page_size;
  133. uint32_t status_mask;
  134. } esp_rom_spiflash_chip_t;
  135. typedef struct {
  136. uint8_t data_length;
  137. uint8_t read_cmd0;
  138. uint8_t read_cmd1;
  139. uint8_t write_cmd;
  140. uint16_t data_mask;
  141. uint16_t data;
  142. } esp_rom_spiflash_common_cmd_t;
  143. /**
  144. * @brief Fix the bug in SPI hardware communication with Flash/Ext-SRAM in High Speed.
  145. * Please do not call this function in SDK.
  146. *
  147. * @param uint8_t spi: 0 for SPI0(Cache Access), 1 for SPI1(Flash read/write).
  148. *
  149. * @param uint8_t freqdiv: Pll is 80M, 4 for 20M, 3 for 26.7M, 2 for 40M, 1 for 80M.
  150. *
  151. * @return None
  152. */
  153. void esp_rom_spiflash_fix_dummylen(uint8_t spi, uint8_t freqdiv);
  154. /**
  155. * @brief Select SPI Flash to QIO mode when WP pad is read from Flash.
  156. * Please do not call this function in SDK.
  157. *
  158. * @param uint8_t wp_gpio_num: WP gpio number.
  159. *
  160. * @param uint32_t ishspi: 0 for spi, 1 for hspi, flash pad decided by strapping
  161. * else, bit[5:0] spiclk, bit[11:6] spiq, bit[17:12] spid, bit[23:18] spics0, bit[29:24] spihd
  162. *
  163. * @return None
  164. */
  165. void esp_rom_spiflash_select_qiomode(uint8_t wp_gpio_num, uint32_t ishspi);
  166. /**
  167. * @brief Set SPI Flash pad drivers.
  168. * Please do not call this function in SDK.
  169. *
  170. * @param uint8_t wp_gpio_num: WP gpio number.
  171. *
  172. * @param uint32_t ishspi: 0 for spi, 1 for hspi, flash pad decided by strapping
  173. * else, bit[5:0] spiclk, bit[11:6] spiq, bit[17:12] spid, bit[23:18] spics0, bit[29:24] spihd
  174. *
  175. * @param uint8_t *drvs: drvs[0]-bit[3:0] for cpiclk, bit[7:4] for spiq, drvs[1]-bit[3:0] for spid, drvs[1]-bit[7:4] for spid
  176. * drvs[2]-bit[3:0] for spihd, drvs[2]-bit[7:4] for spiwp.
  177. * Values usually read from falsh by rom code, function usually callde by rom code.
  178. * if value with bit(3) set, the value is valid, bit[2:0] is the real value.
  179. *
  180. * @return None
  181. */
  182. void esp_rom_spiflash_set_drvs(uint8_t wp_gpio_num, uint32_t ishspi, uint8_t *drvs);
  183. /**
  184. * @brief Select SPI Flash function for pads.
  185. * Please do not call this function in SDK.
  186. *
  187. * @param uint32_t ishspi: 0 for spi, 1 for hspi, flash pad decided by strapping
  188. * else, bit[5:0] spiclk, bit[11:6] spiq, bit[17:12] spid, bit[23:18] spics0, bit[29:24] spihd
  189. *
  190. * @return None
  191. */
  192. void esp_rom_spiflash_select_padsfunc(uint32_t ishspi);
  193. /**
  194. * @brief SPI Flash init, clock divisor is 4, use 1 line Slow read mode.
  195. * Please do not call this function in SDK.
  196. *
  197. * @param uint32_t ishspi: 0 for spi, 1 for hspi, flash pad decided by strapping
  198. * else, bit[5:0] spiclk, bit[11:6] spiq, bit[17:12] spid, bit[23:18] spics0, bit[29:24] spihd
  199. *
  200. * @param uint8_t legacy: In legacy mode, more SPI command is used in line.
  201. *
  202. * @return None
  203. */
  204. void esp_rom_spiflash_attach(uint32_t ishspi, bool legacy);
  205. /**
  206. * @brief SPI Read Flash status register. We use CMD 0x05 (RDSR).
  207. * Please do not call this function in SDK.
  208. *
  209. * @param esp_rom_spiflash_chip_t *spi : The information for Flash, which is exported from ld file.
  210. *
  211. * @param uint32_t *status : The pointer to which to return the Flash status value.
  212. *
  213. * @return ESP_ROM_SPIFLASH_RESULT_OK : read OK.
  214. * ESP_ROM_SPIFLASH_RESULT_ERR : read error.
  215. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : read timeout.
  216. */
  217. esp_rom_spiflash_result_t esp_rom_spiflash_read_status(esp_rom_spiflash_chip_t *spi, uint32_t *status);
  218. /**
  219. * @brief SPI Read Flash status register bits 8-15. We use CMD 0x35 (RDSR2).
  220. * Please do not call this function in SDK.
  221. *
  222. * @param esp_rom_spiflash_chip_t *spi : The information for Flash, which is exported from ld file.
  223. *
  224. * @param uint32_t *status : The pointer to which to return the Flash status value.
  225. *
  226. * @return ESP_ROM_SPIFLASH_RESULT_OK : read OK.
  227. * ESP_ROM_SPIFLASH_RESULT_ERR : read error.
  228. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : read timeout.
  229. */
  230. esp_rom_spiflash_result_t esp_rom_spiflash_read_statushigh(esp_rom_spiflash_chip_t *spi, uint32_t *status);
  231. /**
  232. * @brief Write status to Falsh status register.
  233. * Please do not call this function in SDK.
  234. *
  235. * @param esp_rom_spiflash_chip_t *spi : The information for Flash, which is exported from ld file.
  236. *
  237. * @param uint32_t status_value : Value to .
  238. *
  239. * @return ESP_ROM_SPIFLASH_RESULT_OK : write OK.
  240. * ESP_ROM_SPIFLASH_RESULT_ERR : write error.
  241. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : write timeout.
  242. */
  243. esp_rom_spiflash_result_t esp_rom_spiflash_write_status(esp_rom_spiflash_chip_t *spi, uint32_t status_value);
  244. /**
  245. * @brief Use a command to Read Flash status register.
  246. * Please do not call this function in SDK.
  247. *
  248. * @param esp_rom_spiflash_chip_t *spi : The information for Flash, which is exported from ld file.
  249. *
  250. * @param uint32_t*status : The pointer to which to return the Flash status value.
  251. *
  252. * @return ESP_ROM_SPIFLASH_RESULT_OK : read OK.
  253. * ESP_ROM_SPIFLASH_RESULT_ERR : read error.
  254. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : read timeout.
  255. */
  256. esp_rom_spiflash_result_t esp_rom_spiflash_read_user_cmd(uint32_t *status, uint8_t cmd);
  257. /**
  258. * @brief Config SPI Flash read mode when init.
  259. * Please do not call this function in SDK.
  260. *
  261. * @param esp_rom_spiflash_read_mode_t mode : QIO/QOUT/DIO/DOUT/FastRD/SlowRD.
  262. *
  263. * This function does not try to set the QIO Enable bit in the status register, caller is responsible for this.
  264. *
  265. * @return ESP_ROM_SPIFLASH_RESULT_OK : config OK.
  266. * ESP_ROM_SPIFLASH_RESULT_ERR : config error.
  267. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : config timeout.
  268. */
  269. esp_rom_spiflash_result_t esp_rom_spiflash_config_readmode(esp_rom_spiflash_read_mode_t mode);
  270. /**
  271. * @brief Config SPI Flash clock divisor.
  272. * Please do not call this function in SDK.
  273. *
  274. * @param uint8_t freqdiv: clock divisor.
  275. *
  276. * @param uint8_t spi: 0 for SPI0, 1 for SPI1.
  277. *
  278. * @return ESP_ROM_SPIFLASH_RESULT_OK : config OK.
  279. * ESP_ROM_SPIFLASH_RESULT_ERR : config error.
  280. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : config timeout.
  281. */
  282. esp_rom_spiflash_result_t esp_rom_spiflash_config_clk(uint8_t freqdiv, uint8_t spi);
  283. /**
  284. * @brief Send CommonCmd to Flash so that is can go into QIO mode, some Flash use different CMD.
  285. * Please do not call this function in SDK.
  286. *
  287. * @param esp_rom_spiflash_common_cmd_t *cmd : A struct to show the action of a command.
  288. *
  289. * @return uint16_t 0 : do not send command any more.
  290. * 1 : go to the next command.
  291. * n > 1 : skip (n - 1) commands.
  292. */
  293. uint16_t esp_rom_spiflash_common_cmd(esp_rom_spiflash_common_cmd_t *cmd);
  294. /**
  295. * @brief Unlock SPI write protect.
  296. * Please do not call this function in SDK.
  297. *
  298. * @param None.
  299. *
  300. * @return ESP_ROM_SPIFLASH_RESULT_OK : Unlock OK.
  301. * ESP_ROM_SPIFLASH_RESULT_ERR : Unlock error.
  302. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Unlock timeout.
  303. */
  304. esp_rom_spiflash_result_t esp_rom_spiflash_unlock(void);
  305. /**
  306. * @brief SPI write protect.
  307. * Please do not call this function in SDK.
  308. *
  309. * @param None.
  310. *
  311. * @return ESP_ROM_SPIFLASH_RESULT_OK : Lock OK.
  312. * ESP_ROM_SPIFLASH_RESULT_ERR : Lock error.
  313. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Lock timeout.
  314. */
  315. esp_rom_spiflash_result_t esp_rom_spiflash_lock(void);
  316. /**
  317. * @brief Update SPI Flash parameter.
  318. * Please do not call this function in SDK.
  319. *
  320. * @param uint32_t deviceId : Device ID read from SPI, the low 32 bit.
  321. *
  322. * @param uint32_t chip_size : The Flash size.
  323. *
  324. * @param uint32_t block_size : The Flash block size.
  325. *
  326. * @param uint32_t sector_size : The Flash sector size.
  327. *
  328. * @param uint32_t page_size : The Flash page size.
  329. *
  330. * @param uint32_t status_mask : The Mask used when read status from Flash(use single CMD).
  331. *
  332. * @return ESP_ROM_SPIFLASH_RESULT_OK : Update OK.
  333. * ESP_ROM_SPIFLASH_RESULT_ERR : Update error.
  334. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Update timeout.
  335. */
  336. esp_rom_spiflash_result_t esp_rom_spiflash_config_param(uint32_t deviceId, uint32_t chip_size, uint32_t block_size,
  337. uint32_t sector_size, uint32_t page_size, uint32_t status_mask);
  338. /**
  339. * @brief Erase whole flash chip.
  340. * Please do not call this function in SDK.
  341. *
  342. * @param None
  343. *
  344. * @return ESP_ROM_SPIFLASH_RESULT_OK : Erase OK.
  345. * ESP_ROM_SPIFLASH_RESULT_ERR : Erase error.
  346. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Erase timeout.
  347. */
  348. esp_rom_spiflash_result_t esp_rom_spiflash_erase_chip(void);
  349. /**
  350. * @brief Erase a 64KB block of flash
  351. * Uses SPI flash command D8H.
  352. * Please do not call this function in SDK.
  353. *
  354. * @param uint32_t block_num : Which block to erase.
  355. *
  356. * @return ESP_ROM_SPIFLASH_RESULT_OK : Erase OK.
  357. * ESP_ROM_SPIFLASH_RESULT_ERR : Erase error.
  358. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Erase timeout.
  359. */
  360. esp_rom_spiflash_result_t esp_rom_spiflash_erase_block(uint32_t block_num);
  361. /**
  362. * @brief Erase a sector of flash.
  363. * Uses SPI flash command 20H.
  364. * Please do not call this function in SDK.
  365. *
  366. * @param uint32_t sector_num : Which sector to erase.
  367. *
  368. * @return ESP_ROM_SPIFLASH_RESULT_OK : Erase OK.
  369. * ESP_ROM_SPIFLASH_RESULT_ERR : Erase error.
  370. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Erase timeout.
  371. */
  372. esp_rom_spiflash_result_t esp_rom_spiflash_erase_sector(uint32_t sector_num);
  373. /**
  374. * @brief Erase some sectors.
  375. * Please do not call this function in SDK.
  376. *
  377. * @param uint32_t start_addr : Start addr to erase, should be sector aligned.
  378. *
  379. * @param uint32_t area_len : Length to erase, should be sector aligned.
  380. *
  381. * @return ESP_ROM_SPIFLASH_RESULT_OK : Erase OK.
  382. * ESP_ROM_SPIFLASH_RESULT_ERR : Erase error.
  383. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Erase timeout.
  384. */
  385. esp_rom_spiflash_result_t esp_rom_spiflash_erase_area(uint32_t start_addr, uint32_t area_len);
  386. /**
  387. * @brief Write Data to Flash, you should Erase it yourself if need.
  388. * Please do not call this function in SDK.
  389. *
  390. * @param uint32_t dest_addr : Address to write, should be 4 bytes aligned.
  391. *
  392. * @param const uint32_t *src : The pointer to data which is to write.
  393. *
  394. * @param uint32_t len : Length to write, should be 4 bytes aligned.
  395. *
  396. * @return ESP_ROM_SPIFLASH_RESULT_OK : Write OK.
  397. * ESP_ROM_SPIFLASH_RESULT_ERR : Write error.
  398. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Write timeout.
  399. */
  400. esp_rom_spiflash_result_t esp_rom_spiflash_write(uint32_t dest_addr, const uint32_t *src, int32_t len);
  401. /**
  402. * @brief Read Data from Flash, you should Erase it yourself if need.
  403. * Please do not call this function in SDK.
  404. *
  405. * @param uint32_t src_addr : Address to read, should be 4 bytes aligned.
  406. *
  407. * @param uint32_t *dest : The buf to read the data.
  408. *
  409. * @param uint32_t len : Length to read, should be 4 bytes aligned.
  410. *
  411. * @return ESP_ROM_SPIFLASH_RESULT_OK : Read OK.
  412. * ESP_ROM_SPIFLASH_RESULT_ERR : Read error.
  413. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Read timeout.
  414. */
  415. esp_rom_spiflash_result_t esp_rom_spiflash_read(uint32_t src_addr, uint32_t *dest, int32_t len);
  416. /**
  417. * @brief SPI1 go into encrypto mode.
  418. * Please do not call this function in SDK.
  419. *
  420. * @param None
  421. *
  422. * @return None
  423. */
  424. void esp_rom_spiflash_write_encrypted_enable(void);
  425. /**
  426. * @brief Prepare 32 Bytes data to encrpto writing, you should Erase it yourself if need.
  427. * Please do not call this function in SDK.
  428. *
  429. * @param uint32_t flash_addr : Address to write, should be 32 bytes aligned.
  430. *
  431. * @param uint32_t *data : The pointer to data which is to write.
  432. *
  433. * @return ESP_ROM_SPIFLASH_RESULT_OK : Prepare OK.
  434. * ESP_ROM_SPIFLASH_RESULT_ERR : Prepare error.
  435. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Prepare timeout.
  436. */
  437. esp_rom_spiflash_result_t esp_rom_spiflash_prepare_encrypted_data(uint32_t flash_addr, uint32_t *data);
  438. /**
  439. * @brief SPI1 go out of encrypto mode.
  440. * Please do not call this function in SDK.
  441. *
  442. * @param None
  443. *
  444. * @return None
  445. */
  446. void esp_rom_spiflash_write_encrypted_disable(void);
  447. /**
  448. * @brief Write data to flash with transparent encryption.
  449. * @note Sectors to be written should already be erased.
  450. *
  451. * @note Please do not call this function in SDK.
  452. *
  453. * @param uint32_t flash_addr : Address to write, should be 32 byte aligned.
  454. *
  455. * @param uint32_t *data : The pointer to data to write. Note, this pointer must
  456. * be 32 bit aligned and the content of the data will be
  457. * modified by the encryption function.
  458. *
  459. * @param uint32_t len : Length to write, should be 32 bytes aligned.
  460. *
  461. * @return ESP_ROM_SPIFLASH_RESULT_OK : Data written successfully.
  462. * ESP_ROM_SPIFLASH_RESULT_ERR : Encryption write error.
  463. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Encrypto write timeout.
  464. */
  465. esp_rom_spiflash_result_t esp_rom_spiflash_write_encrypted(uint32_t flash_addr, uint32_t *data, uint32_t len);
  466. /** @brief Wait until SPI flash write operation is complete
  467. *
  468. * @note Please do not call this function in SDK.
  469. *
  470. * Reads the Write In Progress bit of the SPI flash status register,
  471. * repeats until this bit is zero (indicating write complete).
  472. *
  473. * @return ESP_ROM_SPIFLASH_RESULT_OK : Write is complete
  474. * ESP_ROM_SPIFLASH_RESULT_ERR : Error while reading status.
  475. */
  476. esp_rom_spiflash_result_t esp_rom_spiflash_wait_idle(esp_rom_spiflash_chip_t *spi);
  477. /** @brief Enable Quad I/O pin functions
  478. *
  479. * @note Please do not call this function in SDK.
  480. *
  481. * Sets the HD & WP pin functions for Quad I/O modes, based on the
  482. * efuse SPI pin configuration.
  483. *
  484. * @param wp_gpio_num - Number of the WP pin to reconfigure for quad I/O.
  485. *
  486. * @param spiconfig - Pin configuration, as returned from ets_efuse_get_spiconfig().
  487. * - If this parameter is 0, default SPI pins are used and wp_gpio_num parameter is ignored.
  488. * - If this parameter is 1, default HSPI pins are used and wp_gpio_num parameter is ignored.
  489. * - For other values, this parameter encodes the HD pin number and also the CLK pin number. CLK pin selection is used
  490. * to determine if HSPI or SPI peripheral will be used (use HSPI if CLK pin is the HSPI clock pin, otherwise use SPI).
  491. * Both HD & WP pins are configured via GPIO matrix to map to the selected peripheral.
  492. */
  493. void esp_rom_spiflash_select_qio_pins(uint8_t wp_gpio_num, uint32_t spiconfig);
  494. /** @brief Global esp_rom_spiflash_chip_t structure used by ROM functions
  495. *
  496. */
  497. extern esp_rom_spiflash_chip_t g_rom_flashchip;
  498. /**
  499. * @}
  500. */
  501. #ifdef __cplusplus
  502. }
  503. #endif
  504. #endif /* _ROM_SPI_FLASH_H_ */