reset_reason.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120
  1. // Copyright 2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include "esp_system.h"
  15. #include "esp32s2/rom/rtc.h"
  16. #include "esp_private/system_internal.h"
  17. #include "soc/rtc_periph.h"
  18. static void esp_reset_reason_clear_hint(void);
  19. static esp_reset_reason_t s_reset_reason;
  20. static esp_reset_reason_t get_reset_reason(RESET_REASON rtc_reset_reason, esp_reset_reason_t reset_reason_hint)
  21. {
  22. switch (rtc_reset_reason) {
  23. case POWERON_RESET:
  24. return ESP_RST_POWERON;
  25. case RTC_SW_CPU_RESET:
  26. case RTC_SW_SYS_RESET:
  27. if (reset_reason_hint == ESP_RST_PANIC ||
  28. reset_reason_hint == ESP_RST_BROWNOUT ||
  29. reset_reason_hint == ESP_RST_TASK_WDT ||
  30. reset_reason_hint == ESP_RST_INT_WDT) {
  31. return reset_reason_hint;
  32. }
  33. return ESP_RST_SW;
  34. case DEEPSLEEP_RESET:
  35. return ESP_RST_DEEPSLEEP;
  36. case TG0WDT_SYS_RESET:
  37. return ESP_RST_TASK_WDT;
  38. case TG1WDT_SYS_RESET:
  39. return ESP_RST_INT_WDT;
  40. case RTCWDT_SYS_RESET:
  41. case RTCWDT_RTC_RESET:
  42. case SUPER_WDT_RESET:
  43. case RTCWDT_CPU_RESET: /* unused */
  44. case TG0WDT_CPU_RESET: /* unused */
  45. case TG1WDT_CPU_RESET: /* unused */
  46. return ESP_RST_WDT;
  47. case RTCWDT_BROWN_OUT_RESET:
  48. return ESP_RST_BROWNOUT;
  49. case INTRUSION_RESET: /* unused */
  50. default:
  51. return ESP_RST_UNKNOWN;
  52. }
  53. }
  54. static void __attribute__((constructor)) esp_reset_reason_init(void)
  55. {
  56. esp_reset_reason_t hint = esp_reset_reason_get_hint();
  57. s_reset_reason = get_reset_reason(rtc_get_reset_reason(PRO_CPU_NUM),
  58. hint);
  59. if (hint != ESP_RST_UNKNOWN) {
  60. esp_reset_reason_clear_hint();
  61. }
  62. }
  63. esp_reset_reason_t esp_reset_reason(void)
  64. {
  65. return s_reset_reason;
  66. }
  67. /* Reset reason hint is stored in RTC_RESET_CAUSE_REG, a.k.a. RTC_CNTL_STORE6_REG,
  68. * a.k.a. RTC_ENTRY_ADDR_REG. It is safe to use this register both for the
  69. * deep sleep wake stub entry address and for reset reason hint, since wake stub
  70. * is only used for deep sleep reset, and in this case the reason provided by
  71. * rtc_get_reset_reason is unambiguous.
  72. *
  73. * Same layout is used as for RTC_APB_FREQ_REG (a.k.a. RTC_CNTL_STORE5_REG):
  74. * the value is replicated in low and high half-words. In addition to that,
  75. * MSB is set to 1, which doesn't happen when RTC_CNTL_STORE6_REG contains
  76. * deep sleep wake stub address.
  77. */
  78. #define RST_REASON_BIT 0x80000000
  79. #define RST_REASON_MASK 0x7FFF
  80. #define RST_REASON_SHIFT 16
  81. /* in IRAM, can be called from panic handler */
  82. void IRAM_ATTR esp_reset_reason_set_hint(esp_reset_reason_t hint)
  83. {
  84. assert((hint & (~RST_REASON_MASK)) == 0);
  85. uint32_t val = hint | (hint << RST_REASON_SHIFT) | RST_REASON_BIT;
  86. REG_WRITE(RTC_RESET_CAUSE_REG, val);
  87. }
  88. /* in IRAM, can be called from panic handler */
  89. esp_reset_reason_t IRAM_ATTR esp_reset_reason_get_hint(void)
  90. {
  91. uint32_t reset_reason_hint = REG_READ(RTC_RESET_CAUSE_REG);
  92. uint32_t high = (reset_reason_hint >> RST_REASON_SHIFT) & RST_REASON_MASK;
  93. uint32_t low = reset_reason_hint & RST_REASON_MASK;
  94. if ((reset_reason_hint & RST_REASON_BIT) == 0 || high != low) {
  95. return ESP_RST_UNKNOWN;
  96. }
  97. return (esp_reset_reason_t) low;
  98. }
  99. static void esp_reset_reason_clear_hint(void)
  100. {
  101. REG_WRITE(RTC_RESET_CAUSE_REG, 0);
  102. }