panic.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380
  1. // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <stdlib.h>
  14. #include <string.h>
  15. #include "esp_err.h"
  16. #include "esp_attr.h"
  17. #include "esp_private/system_internal.h"
  18. #include "esp_private/usb_console.h"
  19. #include "esp_ota_ops.h"
  20. #include "soc/cpu.h"
  21. #include "soc/rtc.h"
  22. #include "hal/timer_hal.h"
  23. #include "hal/cpu_hal.h"
  24. #include "hal/wdt_types.h"
  25. #include "hal/wdt_hal.h"
  26. #include "esp_private/panic_internal.h"
  27. #include "port/panic_funcs.h"
  28. #include "sdkconfig.h"
  29. #if CONFIG_ESP_COREDUMP_ENABLE
  30. #include "esp_core_dump.h"
  31. #endif
  32. #if CONFIG_APPTRACE_ENABLE
  33. #include "esp_app_trace.h"
  34. #if CONFIG_SYSVIEW_ENABLE
  35. #include "SEGGER_RTT.h"
  36. #endif
  37. #if CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO == -1
  38. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO ESP_APPTRACE_TMO_INFINITE
  39. #else
  40. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO (1000*CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO)
  41. #endif
  42. #endif // CONFIG_APPTRACE_ENABLE
  43. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  44. #include "hal/uart_hal.h"
  45. #endif
  46. #if CONFIG_ESP_SYSTEM_PANIC_GDBSTUB
  47. #include "esp_gdbstub.h"
  48. #endif
  49. bool g_panic_abort = false;
  50. static char *s_panic_abort_details = NULL;
  51. static wdt_hal_context_t rtc_wdt_ctx = {.inst = WDT_RWDT, .rwdt_dev = &RTCCNTL};
  52. static wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
  53. static wdt_hal_context_t wdt1_context = {.inst = WDT_MWDT1, .mwdt_dev = &TIMERG1};
  54. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  55. #if CONFIG_ESP_CONSOLE_UART
  56. static uart_hal_context_t s_panic_uart = { .dev = CONFIG_ESP_CONSOLE_UART_NUM == 0 ? &UART0 : &UART1 };
  57. void panic_print_char(const char c)
  58. {
  59. uint32_t sz = 0;
  60. while(!uart_hal_get_txfifo_len(&s_panic_uart));
  61. uart_hal_write_txfifo(&s_panic_uart, (uint8_t*) &c, 1, &sz);
  62. }
  63. #endif // CONFIG_ESP_CONSOLE_UART
  64. #if CONFIG_ESP_CONSOLE_USB_CDC
  65. void panic_print_char(const char c)
  66. {
  67. esp_usb_console_write_buf(&c, 1);
  68. /* result ignored */
  69. }
  70. #endif // CONFIG_ESP_CONSOLE_USB_CDC
  71. #if CONFIG_ESP_CONSOLE_NONE
  72. void panic_print_char(const char c)
  73. {
  74. /* no-op */
  75. }
  76. #endif // CONFIG_ESP_CONSOLE_NONE
  77. void panic_print_str(const char *str)
  78. {
  79. for(int i = 0; str[i] != 0; i++) {
  80. panic_print_char(str[i]);
  81. }
  82. }
  83. void panic_print_hex(int h)
  84. {
  85. int x;
  86. int c;
  87. // Does not print '0x', only the digits (8 digits to print)
  88. for (x = 0; x < 8; x++) {
  89. c = (h >> 28) & 0xf; // extract the leftmost byte
  90. if (c < 10) {
  91. panic_print_char('0' + c);
  92. } else {
  93. panic_print_char('a' + c - 10);
  94. }
  95. h <<= 4; // move the 2nd leftmost byte to the left, to be extracted next
  96. }
  97. }
  98. void panic_print_dec(int d)
  99. {
  100. // can print at most 2 digits!
  101. int n1, n2;
  102. n1 = d % 10; // extract ones digit
  103. n2 = d / 10; // extract tens digit
  104. if (n2 == 0) {
  105. panic_print_char(' ');
  106. } else {
  107. panic_print_char(n2 + '0');
  108. }
  109. panic_print_char(n1 + '0');
  110. }
  111. #endif // CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  112. /*
  113. If watchdogs are enabled, the panic handler runs the risk of getting aborted pre-emptively because
  114. an overzealous watchdog decides to reset it. On the other hand, if we disable all watchdogs, we run
  115. the risk of somehow halting in the panic handler and not resetting. That is why this routine kills
  116. all watchdogs except the timer group 0 watchdog, and it reconfigures that to reset the chip after
  117. one second.
  118. */
  119. static void reconfigure_all_wdts(void)
  120. {
  121. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  122. //Reconfigure TWDT (Timer Group 0)
  123. wdt_hal_init(&wdt0_context, WDT_MWDT0, MWDT0_TICK_PRESCALER, false); //Prescaler: wdt counts in ticks of TG0_WDT_TICK_US
  124. wdt_hal_write_protect_disable(&wdt0_context);
  125. wdt_hal_config_stage(&wdt0_context, 0, 1000*1000/MWDT0_TICKS_PER_US, WDT_STAGE_ACTION_RESET_SYSTEM); //1 second before reset
  126. wdt_hal_enable(&wdt0_context);
  127. wdt_hal_write_protect_enable(&wdt0_context);
  128. //Disable IWDT (Timer Group 1)
  129. wdt_hal_write_protect_disable(&wdt1_context);
  130. wdt_hal_disable(&wdt1_context);
  131. wdt_hal_write_protect_enable(&wdt1_context);
  132. }
  133. /*
  134. This disables all the watchdogs for when we call the gdbstub.
  135. */
  136. static inline void disable_all_wdts(void)
  137. {
  138. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  139. //Task WDT is the Main Watchdog Timer of Timer Group 0
  140. wdt_hal_write_protect_disable(&wdt0_context);
  141. wdt_hal_disable(&wdt0_context);
  142. wdt_hal_write_protect_enable(&wdt0_context);
  143. //Interupt WDT is the Main Watchdog Timer of Timer Group 1
  144. wdt_hal_write_protect_disable(&wdt1_context);
  145. wdt_hal_disable(&wdt1_context);
  146. wdt_hal_write_protect_enable(&wdt1_context);
  147. }
  148. static void print_abort_details(const void *f)
  149. {
  150. panic_print_str(s_panic_abort_details);
  151. }
  152. // Control arrives from chip-specific panic handler, environment prepared for
  153. // the 'main' logic of panic handling. This means that chip-specific stuff have
  154. // already been done, and panic_info_t has been filled.
  155. void esp_panic_handler(panic_info_t *info)
  156. {
  157. // If the exception was due to an abort, override some of the panic info
  158. if (g_panic_abort) {
  159. info->description = NULL;
  160. info->details = s_panic_abort_details ? print_abort_details : NULL;
  161. info->reason = NULL;
  162. info->exception = PANIC_EXCEPTION_ABORT;
  163. }
  164. /*
  165. * For any supported chip, the panic handler prints the contents of panic_info_t in the following format:
  166. *
  167. *
  168. * Guru Meditation Error: Core <core> (<exception>). <description>
  169. * <details>
  170. *
  171. * <state>
  172. *
  173. * <elf_info>
  174. *
  175. *
  176. * ----------------------------------------------------------------------------------------
  177. * core - core where exception was triggered
  178. * exception - what kind of exception occured
  179. * description - a short description regarding the exception that occured
  180. * details - more details about the exception
  181. * state - processor state like register contents, and backtrace
  182. * elf_info - details about the image currently running
  183. *
  184. * NULL fields in panic_info_t are not printed.
  185. *
  186. * */
  187. if (info->reason) {
  188. panic_print_str("Guru Meditation Error: Core ");
  189. panic_print_dec(info->core);
  190. panic_print_str(" panic'ed (");
  191. panic_print_str(info->reason);
  192. panic_print_str("). ");
  193. }
  194. if (info->description) {
  195. panic_print_str(info->description);
  196. }
  197. panic_print_str("\r\n");
  198. PANIC_INFO_DUMP(info, details);
  199. panic_print_str("\r\n");
  200. // If on-chip-debugger is attached, and system is configured to be aware of this,
  201. // then only print up to details. Users should be able to probe for the other information
  202. // in debug mode.
  203. if (esp_cpu_in_ocd_debug_mode()) {
  204. panic_print_str("Setting breakpoint at 0x");
  205. panic_print_hex((uint32_t)info->addr);
  206. panic_print_str(" and returning...\r\n");
  207. disable_all_wdts();
  208. #if CONFIG_APPTRACE_ENABLE
  209. #if CONFIG_SYSVIEW_ENABLE
  210. SEGGER_RTT_ESP32_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  211. #else
  212. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  213. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  214. #endif
  215. #endif
  216. cpu_hal_set_breakpoint(0, info->addr); // use breakpoint 0
  217. return;
  218. }
  219. // start panic WDT to restart system if we hang in this handler
  220. if (!wdt_hal_is_enabled(&rtc_wdt_ctx)) {
  221. wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
  222. uint32_t stage_timeout_ticks = (uint32_t)(7000ULL * rtc_clk_slow_freq_get_hz() / 1000ULL);
  223. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  224. wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
  225. // 64KB of core dump data (stacks of about 30 tasks) will produce ~85KB base64 data.
  226. // @ 115200 UART speed it will take more than 6 sec to print them out.
  227. wdt_hal_enable(&rtc_wdt_ctx);
  228. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  229. }
  230. //Feed the watchdogs, so they will give us time to print out debug info
  231. reconfigure_all_wdts();
  232. PANIC_INFO_DUMP(info, state);
  233. panic_print_str("\r\n");
  234. panic_print_str("\r\nELF file SHA256: ");
  235. char sha256_buf[65];
  236. esp_ota_get_app_elf_sha256(sha256_buf, sizeof(sha256_buf));
  237. panic_print_str(sha256_buf);
  238. panic_print_str("\r\n");
  239. panic_print_str("\r\n");
  240. #if CONFIG_APPTRACE_ENABLE
  241. disable_all_wdts();
  242. #if CONFIG_SYSVIEW_ENABLE
  243. SEGGER_RTT_ESP32_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  244. #else
  245. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  246. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  247. #endif
  248. reconfigure_all_wdts();
  249. #endif
  250. #if CONFIG_ESP_SYSTEM_PANIC_GDBSTUB
  251. disable_all_wdts();
  252. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  253. wdt_hal_disable(&rtc_wdt_ctx);
  254. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  255. panic_print_str("Entering gdb stub now.\r\n");
  256. esp_gdbstub_panic_handler((esp_gdbstub_frame_t*)info->frame);
  257. #else
  258. #if CONFIG_ESP_COREDUMP_ENABLE
  259. static bool s_dumping_core;
  260. if (s_dumping_core) {
  261. panic_print_str("Re-entered core dump! Exception happened during core dump!\r\n");
  262. } else {
  263. disable_all_wdts();
  264. s_dumping_core = true;
  265. #if CONFIG_ESP_COREDUMP_ENABLE_TO_FLASH
  266. esp_core_dump_to_flash(info);
  267. #endif
  268. #if CONFIG_ESP_COREDUMP_ENABLE_TO_UART && !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  269. esp_core_dump_to_uart(info);
  270. #endif
  271. s_dumping_core = false;
  272. reconfigure_all_wdts();
  273. }
  274. #endif /* CONFIG_ESP_COREDUMP_ENABLE */
  275. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  276. wdt_hal_disable(&rtc_wdt_ctx);
  277. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  278. #if CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  279. if (esp_reset_reason_get_hint() == ESP_RST_UNKNOWN) {
  280. switch (info->exception)
  281. {
  282. case PANIC_EXCEPTION_IWDT:
  283. esp_reset_reason_set_hint(ESP_RST_INT_WDT);
  284. break;
  285. case PANIC_EXCEPTION_TWDT:
  286. esp_reset_reason_set_hint(ESP_RST_TASK_WDT);
  287. break;
  288. case PANIC_EXCEPTION_ABORT:
  289. case PANIC_EXCEPTION_FAULT:
  290. default:
  291. esp_reset_reason_set_hint(ESP_RST_PANIC);
  292. break; // do not touch the previously set reset reason hint
  293. }
  294. }
  295. panic_print_str("Rebooting...\r\n");
  296. panic_restart();
  297. #else
  298. disable_all_wdts();
  299. panic_print_str("CPU halted.\r\n");
  300. while (1);
  301. #endif /* CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT */
  302. #endif /* CONFIG_ESP_SYSTEM_PANIC_GDBSTUB */
  303. }
  304. void __attribute__((noreturn)) panic_abort(const char *details)
  305. {
  306. g_panic_abort = true;
  307. s_panic_abort_details = (char*) details;
  308. #if CONFIG_APPTRACE_ENABLE
  309. #if CONFIG_SYSVIEW_ENABLE
  310. SEGGER_RTT_ESP32_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  311. #else
  312. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  313. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  314. #endif
  315. #endif
  316. *((int *) 0) = 0; // NOLINT(clang-analyzer-core.NullDereference) should be an invalid operation on targets
  317. while(1);
  318. }
  319. /* Weak versions of reset reason hint functions.
  320. * If these weren't provided, reset reason code would be linked into the app
  321. * even if the app never called esp_reset_reason().
  322. */
  323. void IRAM_ATTR __attribute__((weak)) esp_reset_reason_set_hint(esp_reset_reason_t hint)
  324. {
  325. }
  326. esp_reset_reason_t IRAM_ATTR __attribute__((weak)) esp_reset_reason_get_hint(void)
  327. {
  328. return ESP_RST_UNKNOWN;
  329. }