panic.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdlib.h>
  7. #include <string.h>
  8. #include "esp_err.h"
  9. #include "esp_attr.h"
  10. #include "esp_private/system_internal.h"
  11. #include "esp_private/usb_console.h"
  12. #include "esp_cpu.h"
  13. #include "soc/rtc.h"
  14. #include "hal/timer_hal.h"
  15. #include "hal/cpu_hal.h"
  16. #include "hal/wdt_types.h"
  17. #include "hal/wdt_hal.h"
  18. #include "esp_private/panic_internal.h"
  19. #include "port/panic_funcs.h"
  20. #include "esp_rom_sys.h"
  21. #include "sdkconfig.h"
  22. #if __has_include("esp_ota_ops.h")
  23. #include "esp_ota_ops.h"
  24. #define HAS_ESP_OTA 1
  25. #endif
  26. #if CONFIG_ESP_COREDUMP_ENABLE
  27. #include "esp_core_dump.h"
  28. #endif
  29. #if CONFIG_APPTRACE_ENABLE
  30. #include "esp_app_trace.h"
  31. #if CONFIG_APPTRACE_SV_ENABLE
  32. #include "SEGGER_RTT.h"
  33. #endif
  34. #if CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO == -1
  35. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO ESP_APPTRACE_TMO_INFINITE
  36. #else
  37. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO (1000*CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO)
  38. #endif
  39. #endif // CONFIG_APPTRACE_ENABLE
  40. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  41. #include "hal/uart_hal.h"
  42. #endif
  43. #if CONFIG_ESP_SYSTEM_PANIC_GDBSTUB
  44. #include "esp_gdbstub.h"
  45. #endif
  46. #if CONFIG_ESP_CONSOLE_USB_SERIAL_JTAG
  47. #include "hal/usb_serial_jtag_ll.h"
  48. #endif
  49. bool g_panic_abort = false;
  50. static char *s_panic_abort_details = NULL;
  51. static wdt_hal_context_t rtc_wdt_ctx = {.inst = WDT_RWDT, .rwdt_dev = &RTCCNTL};
  52. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  53. #if CONFIG_ESP_CONSOLE_UART
  54. static uart_hal_context_t s_panic_uart = { .dev = CONFIG_ESP_CONSOLE_UART_NUM == 0 ? &UART0 :&UART1 };
  55. void panic_print_char(const char c)
  56. {
  57. uint32_t sz = 0;
  58. while (!uart_hal_get_txfifo_len(&s_panic_uart));
  59. uart_hal_write_txfifo(&s_panic_uart, (uint8_t *) &c, 1, &sz);
  60. }
  61. #endif // CONFIG_ESP_CONSOLE_UART
  62. #if CONFIG_ESP_CONSOLE_USB_CDC
  63. void panic_print_char(const char c)
  64. {
  65. esp_usb_console_write_buf(&c, 1);
  66. /* result ignored */
  67. }
  68. #endif // CONFIG_ESP_CONSOLE_USB_CDC
  69. #if CONFIG_ESP_CONSOLE_USB_SERIAL_JTAG
  70. //Timeout; if there's no host listening, the txfifo won't ever
  71. //be writable after the first packet.
  72. #define USBSERIAL_TIMEOUT_MAX_US 50000
  73. static int s_usbserial_timeout = 0;
  74. void panic_print_char(const char c)
  75. {
  76. while (!usb_serial_jtag_ll_txfifo_writable() && s_usbserial_timeout < (USBSERIAL_TIMEOUT_MAX_US / 100)) {
  77. esp_rom_delay_us(100);
  78. s_usbserial_timeout++;
  79. }
  80. if (usb_serial_jtag_ll_txfifo_writable()) {
  81. usb_serial_jtag_ll_write_txfifo((const uint8_t *)&c, 1);
  82. s_usbserial_timeout = 0;
  83. }
  84. }
  85. #endif //CONFIG_ESP_CONSOLE_USB_SERIAL_JTAG
  86. #if CONFIG_ESP_CONSOLE_NONE
  87. void panic_print_char(const char c)
  88. {
  89. /* no-op */
  90. }
  91. #endif // CONFIG_ESP_CONSOLE_NONE
  92. void panic_print_str(const char *str)
  93. {
  94. for (int i = 0; str[i] != 0; i++) {
  95. panic_print_char(str[i]);
  96. }
  97. }
  98. void panic_print_hex(int h)
  99. {
  100. int x;
  101. int c;
  102. // Does not print '0x', only the digits (8 digits to print)
  103. for (x = 0; x < 8; x++) {
  104. c = (h >> 28) & 0xf; // extract the leftmost byte
  105. if (c < 10) {
  106. panic_print_char('0' + c);
  107. } else {
  108. panic_print_char('a' + c - 10);
  109. }
  110. h <<= 4; // move the 2nd leftmost byte to the left, to be extracted next
  111. }
  112. }
  113. void panic_print_dec(int d)
  114. {
  115. // can print at most 2 digits!
  116. int n1, n2;
  117. n1 = d % 10; // extract ones digit
  118. n2 = d / 10; // extract tens digit
  119. if (n2 == 0) {
  120. panic_print_char(' ');
  121. } else {
  122. panic_print_char(n2 + '0');
  123. }
  124. panic_print_char(n1 + '0');
  125. }
  126. #endif // CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  127. /*
  128. If watchdogs are enabled, the panic handler runs the risk of getting aborted pre-emptively because
  129. an overzealous watchdog decides to reset it. On the other hand, if we disable all watchdogs, we run
  130. the risk of somehow halting in the panic handler and not resetting. That is why this routine kills
  131. all watchdogs except the timer group 0 watchdog, and it reconfigures that to reset the chip after
  132. one second.
  133. We have to do this before we do anything that might cause issues in the WDT interrupt handlers,
  134. for example stalling the other core on ESP32 may cause the ESP32_ECO3_CACHE_LOCK_FIX
  135. handler to get stuck.
  136. */
  137. void esp_panic_handler_reconfigure_wdts(void)
  138. {
  139. wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
  140. #if SOC_TIMER_GROUPS >= 2
  141. // IDF-3825
  142. wdt_hal_context_t wdt1_context = {.inst = WDT_MWDT1, .mwdt_dev = &TIMERG1};
  143. #endif
  144. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  145. //Reconfigure TWDT (Timer Group 0)
  146. wdt_hal_init(&wdt0_context, WDT_MWDT0, MWDT0_TICK_PRESCALER, false); //Prescaler: wdt counts in ticks of TG0_WDT_TICK_US
  147. wdt_hal_write_protect_disable(&wdt0_context);
  148. wdt_hal_config_stage(&wdt0_context, 0, 1000 * 1000 / MWDT0_TICKS_PER_US, WDT_STAGE_ACTION_RESET_SYSTEM); //1 second before reset
  149. wdt_hal_enable(&wdt0_context);
  150. wdt_hal_write_protect_enable(&wdt0_context);
  151. #if SOC_TIMER_GROUPS >= 2
  152. //Disable IWDT (Timer Group 1)
  153. wdt_hal_write_protect_disable(&wdt1_context);
  154. wdt_hal_disable(&wdt1_context);
  155. wdt_hal_write_protect_enable(&wdt1_context);
  156. #endif
  157. }
  158. /*
  159. This disables all the watchdogs for when we call the gdbstub.
  160. */
  161. static inline void disable_all_wdts(void)
  162. {
  163. wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
  164. #if SOC_TIMER_GROUPS >= 2
  165. wdt_hal_context_t wdt1_context = {.inst = WDT_MWDT1, .mwdt_dev = &TIMERG1};
  166. #endif
  167. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  168. //Task WDT is the Main Watchdog Timer of Timer Group 0
  169. wdt_hal_write_protect_disable(&wdt0_context);
  170. wdt_hal_disable(&wdt0_context);
  171. wdt_hal_write_protect_enable(&wdt0_context);
  172. #if SOC_TIMER_GROUPS >= 2
  173. //Interupt WDT is the Main Watchdog Timer of Timer Group 1
  174. wdt_hal_write_protect_disable(&wdt1_context);
  175. wdt_hal_disable(&wdt1_context);
  176. wdt_hal_write_protect_enable(&wdt1_context);
  177. #endif
  178. }
  179. static void print_abort_details(const void *f)
  180. {
  181. panic_print_str(s_panic_abort_details);
  182. }
  183. // Control arrives from chip-specific panic handler, environment prepared for
  184. // the 'main' logic of panic handling. This means that chip-specific stuff have
  185. // already been done, and panic_info_t has been filled.
  186. void esp_panic_handler(panic_info_t *info)
  187. {
  188. // The port-level panic handler has already called this, but call it again
  189. // to reset the TG0WDT period
  190. esp_panic_handler_reconfigure_wdts();
  191. // If the exception was due to an abort, override some of the panic info
  192. if (g_panic_abort) {
  193. info->description = NULL;
  194. info->details = s_panic_abort_details ? print_abort_details : NULL;
  195. info->reason = NULL;
  196. info->exception = PANIC_EXCEPTION_ABORT;
  197. }
  198. /*
  199. * For any supported chip, the panic handler prints the contents of panic_info_t in the following format:
  200. *
  201. *
  202. * Guru Meditation Error: Core <core> (<exception>). <description>
  203. * <details>
  204. *
  205. * <state>
  206. *
  207. * <elf_info>
  208. *
  209. *
  210. * ----------------------------------------------------------------------------------------
  211. * core - core where exception was triggered
  212. * exception - what kind of exception occured
  213. * description - a short description regarding the exception that occured
  214. * details - more details about the exception
  215. * state - processor state like register contents, and backtrace
  216. * elf_info - details about the image currently running
  217. *
  218. * NULL fields in panic_info_t are not printed.
  219. *
  220. * */
  221. if (info->reason) {
  222. panic_print_str("Guru Meditation Error: Core ");
  223. panic_print_dec(info->core);
  224. panic_print_str(" panic'ed (");
  225. panic_print_str(info->reason);
  226. panic_print_str("). ");
  227. }
  228. if (info->description) {
  229. panic_print_str(info->description);
  230. }
  231. panic_print_str("\r\n");
  232. PANIC_INFO_DUMP(info, details);
  233. panic_print_str("\r\n");
  234. // If on-chip-debugger is attached, and system is configured to be aware of this,
  235. // then only print up to details. Users should be able to probe for the other information
  236. // in debug mode.
  237. if (esp_cpu_in_ocd_debug_mode()) {
  238. panic_print_str("Setting breakpoint at 0x");
  239. panic_print_hex((uint32_t)info->addr);
  240. panic_print_str(" and returning...\r\n");
  241. disable_all_wdts();
  242. #if CONFIG_APPTRACE_ENABLE
  243. #if CONFIG_APPTRACE_SV_ENABLE
  244. SEGGER_RTT_ESP_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  245. #else
  246. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  247. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  248. #endif
  249. #endif
  250. cpu_hal_set_breakpoint(0, info->addr); // use breakpoint 0
  251. return;
  252. }
  253. // start panic WDT to restart system if we hang in this handler
  254. if (!wdt_hal_is_enabled(&rtc_wdt_ctx)) {
  255. wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
  256. uint32_t stage_timeout_ticks = (uint32_t)(7000ULL * rtc_clk_slow_freq_get_hz() / 1000ULL);
  257. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  258. wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
  259. // 64KB of core dump data (stacks of about 30 tasks) will produce ~85KB base64 data.
  260. // @ 115200 UART speed it will take more than 6 sec to print them out.
  261. wdt_hal_enable(&rtc_wdt_ctx);
  262. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  263. }
  264. esp_panic_handler_reconfigure_wdts(); // Restart WDT again
  265. PANIC_INFO_DUMP(info, state);
  266. panic_print_str("\r\n");
  267. #if HAS_ESP_OTA
  268. panic_print_str("\r\nELF file SHA256: ");
  269. char sha256_buf[65];
  270. esp_ota_get_app_elf_sha256(sha256_buf, sizeof(sha256_buf));
  271. panic_print_str(sha256_buf);
  272. panic_print_str("\r\n");
  273. #endif //HAS_ESP_OTA
  274. panic_print_str("\r\n");
  275. #if CONFIG_APPTRACE_ENABLE
  276. disable_all_wdts();
  277. #if CONFIG_APPTRACE_SV_ENABLE
  278. SEGGER_RTT_ESP_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  279. #else
  280. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  281. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  282. #endif
  283. esp_panic_handler_reconfigure_wdts(); // restore WDT config
  284. #endif // CONFIG_APPTRACE_ENABLE
  285. #if CONFIG_ESP_SYSTEM_PANIC_GDBSTUB
  286. disable_all_wdts();
  287. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  288. wdt_hal_disable(&rtc_wdt_ctx);
  289. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  290. panic_print_str("Entering gdb stub now.\r\n");
  291. esp_gdbstub_panic_handler((void *)info->frame);
  292. #else
  293. #if CONFIG_ESP_COREDUMP_ENABLE
  294. static bool s_dumping_core;
  295. if (s_dumping_core) {
  296. panic_print_str("Re-entered core dump! Exception happened during core dump!\r\n");
  297. } else {
  298. disable_all_wdts();
  299. s_dumping_core = true;
  300. #if CONFIG_ESP_COREDUMP_ENABLE_TO_FLASH
  301. esp_core_dump_to_flash(info);
  302. #endif
  303. #if CONFIG_ESP_COREDUMP_ENABLE_TO_UART && !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  304. esp_core_dump_to_uart(info);
  305. #endif
  306. s_dumping_core = false;
  307. esp_panic_handler_reconfigure_wdts();
  308. }
  309. #endif /* CONFIG_ESP_COREDUMP_ENABLE */
  310. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  311. wdt_hal_disable(&rtc_wdt_ctx);
  312. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  313. #if CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  314. if (esp_reset_reason_get_hint() == ESP_RST_UNKNOWN) {
  315. switch (info->exception) {
  316. case PANIC_EXCEPTION_IWDT:
  317. esp_reset_reason_set_hint(ESP_RST_INT_WDT);
  318. break;
  319. case PANIC_EXCEPTION_TWDT:
  320. esp_reset_reason_set_hint(ESP_RST_TASK_WDT);
  321. break;
  322. case PANIC_EXCEPTION_ABORT:
  323. case PANIC_EXCEPTION_FAULT:
  324. default:
  325. esp_reset_reason_set_hint(ESP_RST_PANIC);
  326. break; // do not touch the previously set reset reason hint
  327. }
  328. }
  329. panic_print_str("Rebooting...\r\n");
  330. panic_restart();
  331. #else
  332. disable_all_wdts();
  333. panic_print_str("CPU halted.\r\n");
  334. while (1);
  335. #endif /* CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT */
  336. #endif /* CONFIG_ESP_SYSTEM_PANIC_GDBSTUB */
  337. }
  338. void IRAM_ATTR __attribute__((noreturn, no_sanitize_undefined)) panic_abort(const char *details)
  339. {
  340. g_panic_abort = true;
  341. s_panic_abort_details = (char *) details;
  342. #if CONFIG_APPTRACE_ENABLE
  343. #if CONFIG_APPTRACE_SV_ENABLE
  344. SEGGER_RTT_ESP_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  345. #else
  346. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  347. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  348. #endif
  349. #endif
  350. *((volatile int *) 0) = 0; // NOLINT(clang-analyzer-core.NullDereference) should be an invalid operation on targets
  351. while (1);
  352. }
  353. /* Weak versions of reset reason hint functions.
  354. * If these weren't provided, reset reason code would be linked into the app
  355. * even if the app never called esp_reset_reason().
  356. */
  357. void IRAM_ATTR __attribute__((weak)) esp_reset_reason_set_hint(esp_reset_reason_t hint)
  358. {
  359. }
  360. esp_reset_reason_t IRAM_ATTR __attribute__((weak)) esp_reset_reason_get_hint(void)
  361. {
  362. return ESP_RST_UNKNOWN;
  363. }