flash_ops.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdlib.h>
  7. #include <assert.h>
  8. #include <string.h>
  9. #include <stdio.h>
  10. #include <sys/param.h> // For MIN/MAX(a, b)
  11. #include <freertos/FreeRTOS.h>
  12. #include <freertos/task.h>
  13. #include <freertos/semphr.h>
  14. #include <soc/soc.h>
  15. #include <soc/soc_memory_layout.h>
  16. #include "sdkconfig.h"
  17. #include "esp_attr.h"
  18. #include "esp_spi_flash.h"
  19. #include "esp_log.h"
  20. #include "esp_private/system_internal.h"
  21. #include "esp_private/spi_flash_os.h"
  22. #include "esp_private/esp_clk.h"
  23. #if CONFIG_IDF_TARGET_ESP32
  24. #include "esp32/rom/cache.h"
  25. #include "esp32/rom/spi_flash.h"
  26. #elif CONFIG_IDF_TARGET_ESP32S2
  27. #include "esp32s2/rom/cache.h"
  28. #elif CONFIG_IDF_TARGET_ESP32S3
  29. #include "soc/spi_mem_reg.h"
  30. #include "esp32s3/rom/opi_flash.h"
  31. #include "esp32s3/rom/cache.h"
  32. #include "esp32s3/opi_flash_private.h"
  33. #elif CONFIG_IDF_TARGET_ESP32C3
  34. #include "esp32c3/rom/cache.h"
  35. #elif CONFIG_IDF_TARGET_ESP32H2
  36. #include "esp32h2/rom/cache.h"
  37. #elif CONFIG_IDF_TARGET_ESP8684
  38. #include "esp8684/rom/cache.h"
  39. #endif
  40. #include "esp_rom_spiflash.h"
  41. #include "esp_flash_partitions.h"
  42. #include "cache_utils.h"
  43. #include "esp_flash.h"
  44. #include "esp_attr.h"
  45. #include "bootloader_flash.h"
  46. #include "esp_compiler.h"
  47. esp_rom_spiflash_result_t IRAM_ATTR spi_flash_write_encrypted_chip(size_t dest_addr, const void *src, size_t size);
  48. /* bytes erased by SPIEraseBlock() ROM function */
  49. #define BLOCK_ERASE_SIZE 65536
  50. /* Limit number of bytes written/read in a single SPI operation,
  51. as these operations disable all higher priority tasks from running.
  52. */
  53. #ifdef CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  54. #define MAX_WRITE_CHUNK CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  55. #else
  56. #define MAX_WRITE_CHUNK 8192
  57. #endif // CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  58. #define MAX_READ_CHUNK 16384
  59. static const char *TAG __attribute__((unused)) = "spi_flash";
  60. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  61. static spi_flash_counters_t s_flash_stats;
  62. #define COUNTER_START() uint32_t ts_begin = cpu_hal_get_cycle_count()
  63. #define COUNTER_STOP(counter) \
  64. do{ \
  65. s_flash_stats.counter.count++; \
  66. s_flash_stats.counter.time += (cpu_hal_get_cycle_count() - ts_begin) / (esp_clk_cpu_freq() / 1000000); \
  67. } while(0)
  68. #define COUNTER_ADD_BYTES(counter, size) \
  69. do { \
  70. s_flash_stats.counter.bytes += size; \
  71. } while (0)
  72. #else
  73. #define COUNTER_START()
  74. #define COUNTER_STOP(counter)
  75. #define COUNTER_ADD_BYTES(counter, size)
  76. #endif //CONFIG_SPI_FLASH_ENABLE_COUNTERS
  77. #if CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  78. static esp_err_t spi_flash_translate_rc(esp_rom_spiflash_result_t rc);
  79. #endif //CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  80. static bool is_safe_write_address(size_t addr, size_t size);
  81. static void spi_flash_os_yield(void);
  82. const DRAM_ATTR spi_flash_guard_funcs_t g_flash_guard_default_ops = {
  83. .start = spi_flash_disable_interrupts_caches_and_other_cpu,
  84. .end = spi_flash_enable_interrupts_caches_and_other_cpu,
  85. .op_lock = spi_flash_op_lock,
  86. .op_unlock = spi_flash_op_unlock,
  87. #if !CONFIG_SPI_FLASH_DANGEROUS_WRITE_ALLOWED
  88. .is_safe_write_address = is_safe_write_address,
  89. #endif
  90. .yield = spi_flash_os_yield,
  91. };
  92. const DRAM_ATTR spi_flash_guard_funcs_t g_flash_guard_no_os_ops = {
  93. .start = spi_flash_disable_interrupts_caches_and_other_cpu_no_os,
  94. .end = spi_flash_enable_interrupts_caches_no_os,
  95. .op_lock = NULL,
  96. .op_unlock = NULL,
  97. #if !CONFIG_SPI_FLASH_DANGEROUS_WRITE_ALLOWED
  98. .is_safe_write_address = NULL,
  99. #endif
  100. .yield = NULL,
  101. };
  102. #ifdef CONFIG_SPI_FLASH_DANGEROUS_WRITE_ABORTS
  103. #define UNSAFE_WRITE_ADDRESS abort()
  104. #else
  105. #define UNSAFE_WRITE_ADDRESS return false
  106. #endif
  107. /* CHECK_WRITE_ADDRESS macro to fail writes which land in the
  108. bootloader, partition table, or running application region.
  109. */
  110. #if CONFIG_SPI_FLASH_DANGEROUS_WRITE_ALLOWED
  111. #define CHECK_WRITE_ADDRESS(ADDR, SIZE)
  112. #else /* FAILS or ABORTS */
  113. #define CHECK_WRITE_ADDRESS(ADDR, SIZE) do { \
  114. if (guard && guard->is_safe_write_address && !guard->is_safe_write_address(ADDR, SIZE)) { \
  115. return ESP_ERR_INVALID_ARG; \
  116. } \
  117. } while(0)
  118. #endif // CONFIG_SPI_FLASH_DANGEROUS_WRITE_ALLOWED
  119. static __attribute__((unused)) bool is_safe_write_address(size_t addr, size_t size)
  120. {
  121. if (!esp_partition_main_flash_region_safe(addr, size)) {
  122. UNSAFE_WRITE_ADDRESS;
  123. }
  124. return true;
  125. }
  126. #if CONFIG_SPI_FLASH_ROM_IMPL
  127. #include "esp_heap_caps.h"
  128. typedef void *(*malloc_internal_cb_t)(size_t size);
  129. void IRAM_ATTR *spi_flash_malloc_internal(size_t size)
  130. {
  131. return heap_caps_malloc(size, MALLOC_CAP_8BIT|MALLOC_CAP_INTERNAL);
  132. }
  133. #endif
  134. void IRAM_ATTR esp_mspi_pin_init(void)
  135. {
  136. #if CONFIG_ESPTOOLPY_OCT_FLASH || CONFIG_SPIRAM_MODE_OCT
  137. esp_rom_opiflash_pin_config();
  138. extern void spi_timing_set_pin_drive_strength(void);
  139. spi_timing_set_pin_drive_strength();
  140. #else
  141. //Set F4R4 board pin drive strength. TODO: IDF-3663
  142. #endif
  143. }
  144. esp_err_t IRAM_ATTR spi_flash_init_chip_state(void)
  145. {
  146. #if CONFIG_ESPTOOLPY_OCT_FLASH
  147. return esp_opiflash_init(rom_spiflash_legacy_data->chip.device_id);
  148. #else
  149. //currently we don't need other setup for initialising Quad Flash
  150. return ESP_OK;
  151. #endif
  152. }
  153. void spi_flash_init(void)
  154. {
  155. spi_flash_init_lock();
  156. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  157. spi_flash_reset_counters();
  158. #endif
  159. #if CONFIG_SPI_FLASH_ROM_IMPL
  160. spi_flash_guard_set(&g_flash_guard_default_ops);
  161. /* These two functions are in ROM only */
  162. extern void spi_flash_mmap_os_func_set(void *(*func1)(size_t size), void (*func2)(void *p));
  163. spi_flash_mmap_os_func_set(spi_flash_malloc_internal, heap_caps_free);
  164. extern esp_err_t spi_flash_mmap_page_num_init(uint32_t page_num);
  165. spi_flash_mmap_page_num_init(128);
  166. #endif
  167. }
  168. #if !CONFIG_SPI_FLASH_ROM_IMPL
  169. static const spi_flash_guard_funcs_t *s_flash_guard_ops;
  170. void IRAM_ATTR spi_flash_guard_set(const spi_flash_guard_funcs_t *funcs)
  171. {
  172. s_flash_guard_ops = funcs;
  173. }
  174. const spi_flash_guard_funcs_t *IRAM_ATTR spi_flash_guard_get(void)
  175. {
  176. return s_flash_guard_ops;
  177. }
  178. #endif
  179. size_t IRAM_ATTR spi_flash_get_chip_size(void)
  180. {
  181. return g_rom_flashchip.chip_size;
  182. }
  183. static inline void IRAM_ATTR spi_flash_guard_start(void)
  184. {
  185. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  186. if (guard && guard->start) {
  187. guard->start();
  188. }
  189. }
  190. static inline void IRAM_ATTR spi_flash_guard_end(void)
  191. {
  192. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  193. if (guard && guard->end) {
  194. guard->end();
  195. }
  196. }
  197. static inline void IRAM_ATTR spi_flash_guard_op_lock(void)
  198. {
  199. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  200. if (guard && guard->op_lock) {
  201. guard->op_lock();
  202. }
  203. }
  204. static inline void IRAM_ATTR spi_flash_guard_op_unlock(void)
  205. {
  206. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  207. if (guard && guard->op_unlock) {
  208. guard->op_unlock();
  209. }
  210. }
  211. static void IRAM_ATTR spi_flash_os_yield(void)
  212. {
  213. #ifdef CONFIG_SPI_FLASH_YIELD_DURING_ERASE
  214. if (likely(xTaskGetSchedulerState() == taskSCHEDULER_RUNNING)) {
  215. vTaskDelay(CONFIG_SPI_FLASH_ERASE_YIELD_TICKS);
  216. }
  217. #endif
  218. }
  219. #ifdef CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  220. static esp_rom_spiflash_result_t IRAM_ATTR spi_flash_unlock(void)
  221. {
  222. static bool unlocked = false;
  223. if (!unlocked) {
  224. spi_flash_guard_start();
  225. bootloader_flash_unlock();
  226. spi_flash_guard_end();
  227. unlocked = true;
  228. }
  229. return ESP_ROM_SPIFLASH_RESULT_OK;
  230. }
  231. #endif // CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  232. esp_err_t IRAM_ATTR spi_flash_erase_sector(size_t sec)
  233. {
  234. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  235. CHECK_WRITE_ADDRESS(sec * SPI_FLASH_SEC_SIZE, SPI_FLASH_SEC_SIZE);
  236. return spi_flash_erase_range(sec * SPI_FLASH_SEC_SIZE, SPI_FLASH_SEC_SIZE);
  237. }
  238. #ifdef CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  239. //deprecated, only used in compatible mode
  240. esp_err_t IRAM_ATTR spi_flash_erase_range(size_t start_addr, size_t size)
  241. {
  242. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  243. CHECK_WRITE_ADDRESS(start_addr, size);
  244. if (start_addr % SPI_FLASH_SEC_SIZE != 0) {
  245. return ESP_ERR_INVALID_ARG;
  246. }
  247. if (size % SPI_FLASH_SEC_SIZE != 0) {
  248. return ESP_ERR_INVALID_SIZE;
  249. }
  250. if (size + start_addr > spi_flash_get_chip_size()) {
  251. return ESP_ERR_INVALID_SIZE;
  252. }
  253. size_t start = start_addr / SPI_FLASH_SEC_SIZE;
  254. size_t end = start + size / SPI_FLASH_SEC_SIZE;
  255. const size_t sectors_per_block = BLOCK_ERASE_SIZE / SPI_FLASH_SEC_SIZE;
  256. COUNTER_START();
  257. esp_rom_spiflash_result_t rc;
  258. rc = spi_flash_unlock();
  259. if (rc == ESP_ROM_SPIFLASH_RESULT_OK) {
  260. #ifdef CONFIG_SPI_FLASH_YIELD_DURING_ERASE
  261. int64_t no_yield_time_us = 0;
  262. #endif
  263. for (size_t sector = start; sector != end && rc == ESP_ROM_SPIFLASH_RESULT_OK; ) {
  264. #ifdef CONFIG_SPI_FLASH_YIELD_DURING_ERASE
  265. int64_t start_time_us = esp_system_get_time();
  266. #endif
  267. spi_flash_guard_start();
  268. #ifndef CONFIG_SPI_FLASH_BYPASS_BLOCK_ERASE
  269. if (sector % sectors_per_block == 0 && end - sector >= sectors_per_block) {
  270. rc = esp_rom_spiflash_erase_block(sector / sectors_per_block);
  271. sector += sectors_per_block;
  272. COUNTER_ADD_BYTES(erase, sectors_per_block * SPI_FLASH_SEC_SIZE);
  273. } else
  274. #endif
  275. {
  276. rc = esp_rom_spiflash_erase_sector(sector);
  277. ++sector;
  278. COUNTER_ADD_BYTES(erase, SPI_FLASH_SEC_SIZE);
  279. }
  280. spi_flash_guard_end();
  281. #ifdef CONFIG_SPI_FLASH_YIELD_DURING_ERASE
  282. no_yield_time_us += (esp_system_get_time() - start_time_us);
  283. if (no_yield_time_us / 1000 >= CONFIG_SPI_FLASH_ERASE_YIELD_DURATION_MS) {
  284. no_yield_time_us = 0;
  285. if (s_flash_guard_ops && s_flash_guard_ops->yield) {
  286. s_flash_guard_ops->yield();
  287. }
  288. }
  289. #endif
  290. }
  291. }
  292. COUNTER_STOP(erase);
  293. spi_flash_guard_start();
  294. // Ensure WEL is 0 after the operation, even if the erase failed.
  295. esp_rom_spiflash_write_disable();
  296. spi_flash_check_and_flush_cache(start_addr, size);
  297. spi_flash_guard_end();
  298. return spi_flash_translate_rc(rc);
  299. }
  300. /* Wrapper around esp_rom_spiflash_write() that verifies data as written if CONFIG_SPI_FLASH_VERIFY_WRITE is set.
  301. If CONFIG_SPI_FLASH_VERIFY_WRITE is not set, this is esp_rom_spiflash_write().
  302. */
  303. static IRAM_ATTR esp_rom_spiflash_result_t spi_flash_write_inner(uint32_t target, const uint32_t *src_addr, int32_t len)
  304. {
  305. #ifndef CONFIG_SPI_FLASH_VERIFY_WRITE
  306. return esp_rom_spiflash_write(target, src_addr, len);
  307. #else // CONFIG_SPI_FLASH_VERIFY_WRITE
  308. esp_rom_spiflash_result_t res = ESP_ROM_SPIFLASH_RESULT_OK;
  309. assert(len % sizeof(uint32_t) == 0);
  310. uint32_t before_buf[ESP_ROM_SPIFLASH_BUFF_BYTE_READ_NUM / sizeof(uint32_t)];
  311. uint32_t after_buf[ESP_ROM_SPIFLASH_BUFF_BYTE_READ_NUM / sizeof(uint32_t)];
  312. uint32_t *expected_buf = before_buf;
  313. int32_t remaining = len;
  314. for(int i = 0; i < len; i += sizeof(before_buf)) {
  315. int i_w = i / sizeof(uint32_t); // index in words (i is an index in bytes)
  316. int32_t read_len = MIN(sizeof(before_buf), remaining);
  317. // Read "before" contents from flash
  318. res = esp_rom_spiflash_read(target + i, before_buf, read_len);
  319. if (res != ESP_ROM_SPIFLASH_RESULT_OK) {
  320. break;
  321. }
  322. for (int r = 0; r < read_len; r += sizeof(uint32_t)) {
  323. int r_w = r / sizeof(uint32_t); // index in words (r is index in bytes)
  324. uint32_t write = src_addr[i_w + r_w];
  325. uint32_t before = before_buf[r_w];
  326. uint32_t expected = write & before;
  327. #ifdef CONFIG_SPI_FLASH_WARN_SETTING_ZERO_TO_ONE
  328. if ((before & write) != write) {
  329. spi_flash_guard_end();
  330. ESP_LOGW(TAG, "Write at offset 0x%x requests 0x%08x but will write 0x%08x -> 0x%08x",
  331. target + i + r, write, before, before & write);
  332. spi_flash_guard_start();
  333. }
  334. #endif
  335. expected_buf[r_w] = expected;
  336. }
  337. res = esp_rom_spiflash_write(target + i, &src_addr[i_w], read_len);
  338. if (res != ESP_ROM_SPIFLASH_RESULT_OK) {
  339. break;
  340. }
  341. res = esp_rom_spiflash_read(target + i, after_buf, read_len);
  342. if (res != ESP_ROM_SPIFLASH_RESULT_OK) {
  343. break;
  344. }
  345. for (int r = 0; r < read_len; r += sizeof(uint32_t)) {
  346. int r_w = r / sizeof(uint32_t); // index in words (r is index in bytes)
  347. uint32_t expected = expected_buf[r_w];
  348. uint32_t actual = after_buf[r_w];
  349. if (expected != actual) {
  350. #ifdef CONFIG_SPI_FLASH_LOG_FAILED_WRITE
  351. spi_flash_guard_end();
  352. ESP_LOGE(TAG, "Bad write at offset 0x%x expected 0x%08x readback 0x%08x", target + i + r, expected, actual);
  353. spi_flash_guard_start();
  354. #endif
  355. res = ESP_ROM_SPIFLASH_RESULT_ERR;
  356. }
  357. }
  358. if (res != ESP_ROM_SPIFLASH_RESULT_OK) {
  359. break;
  360. }
  361. remaining -= read_len;
  362. }
  363. return res;
  364. #endif // CONFIG_SPI_FLASH_VERIFY_WRITE
  365. }
  366. esp_err_t IRAM_ATTR spi_flash_write(size_t dst, const void *srcv, size_t size)
  367. {
  368. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  369. CHECK_WRITE_ADDRESS(dst, size);
  370. // Out of bound writes are checked in ROM code, but we can give better
  371. // error code here
  372. if (dst + size > g_rom_flashchip.chip_size) {
  373. return ESP_ERR_INVALID_SIZE;
  374. }
  375. if (size == 0) {
  376. return ESP_OK;
  377. }
  378. esp_rom_spiflash_result_t rc = ESP_ROM_SPIFLASH_RESULT_OK;
  379. COUNTER_START();
  380. const uint8_t *srcc = (const uint8_t *) srcv;
  381. /*
  382. * Large operations are split into (up to) 3 parts:
  383. * - Left padding: 4 bytes up to the first 4-byte aligned destination offset.
  384. * - Middle part
  385. * - Right padding: 4 bytes from the last 4-byte aligned offset covered.
  386. */
  387. size_t left_off = dst & ~3U;
  388. size_t left_size = MIN(((dst + 3) & ~3U) - dst, size);
  389. size_t mid_off = left_size;
  390. size_t mid_size = (size - left_size) & ~3U;
  391. size_t right_off = left_size + mid_size;
  392. size_t right_size = size - mid_size - left_size;
  393. rc = spi_flash_unlock();
  394. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  395. goto out;
  396. }
  397. if (left_size > 0) {
  398. uint32_t t = 0xffffffff;
  399. memcpy(((uint8_t *) &t) + (dst - left_off), srcc, left_size);
  400. spi_flash_guard_start();
  401. rc = spi_flash_write_inner(left_off, &t, 4);
  402. spi_flash_guard_end();
  403. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  404. goto out;
  405. }
  406. COUNTER_ADD_BYTES(write, 4);
  407. }
  408. if (mid_size > 0) {
  409. /* If src buffer is 4-byte aligned as well and is not in a region that requires cache access to be enabled, we
  410. * can write directly without buffering in RAM. */
  411. #ifdef ESP_PLATFORM
  412. bool direct_write = esp_ptr_internal(srcc)
  413. && esp_ptr_byte_accessible(srcc)
  414. && ((uintptr_t) srcc + mid_off) % 4 == 0;
  415. #else
  416. bool direct_write = true;
  417. #endif
  418. while(mid_size > 0 && rc == ESP_ROM_SPIFLASH_RESULT_OK) {
  419. uint32_t write_buf[8];
  420. uint32_t write_size = MIN(mid_size, MAX_WRITE_CHUNK);
  421. const uint8_t *write_src = srcc + mid_off;
  422. if (!direct_write) {
  423. write_size = MIN(write_size, sizeof(write_buf));
  424. memcpy(write_buf, write_src, write_size);
  425. write_src = (const uint8_t *)write_buf;
  426. }
  427. spi_flash_guard_start();
  428. rc = spi_flash_write_inner(dst + mid_off, (const uint32_t *) write_src, write_size);
  429. spi_flash_guard_end();
  430. COUNTER_ADD_BYTES(write, write_size);
  431. mid_size -= write_size;
  432. mid_off += write_size;
  433. }
  434. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  435. goto out;
  436. }
  437. }
  438. if (right_size > 0) {
  439. uint32_t t = 0xffffffff;
  440. memcpy(&t, srcc + right_off, right_size);
  441. spi_flash_guard_start();
  442. rc = spi_flash_write_inner(dst + right_off, &t, 4);
  443. spi_flash_guard_end();
  444. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  445. goto out;
  446. }
  447. COUNTER_ADD_BYTES(write, 4);
  448. }
  449. out:
  450. COUNTER_STOP(write);
  451. spi_flash_guard_start();
  452. // Ensure WEL is 0 after the operation, even if the write failed.
  453. esp_rom_spiflash_write_disable();
  454. spi_flash_check_and_flush_cache(dst, size);
  455. spi_flash_guard_end();
  456. return spi_flash_translate_rc(rc);
  457. }
  458. #endif // CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  459. #if !CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  460. #if !CONFIG_ESPTOOLPY_OCT_FLASH // Test for encryption on opi flash, IDF-3852.
  461. extern void spi_common_set_dummy_output(esp_rom_spiflash_read_mode_t mode);
  462. extern void spi_dummy_len_fix(uint8_t spi, uint8_t freqdiv);
  463. void IRAM_ATTR flash_rom_init(void)
  464. {
  465. uint32_t freqdiv = 0;
  466. #if CONFIG_IDF_TARGET_ESP32
  467. uint32_t dummy_bit = 0;
  468. #if CONFIG_ESPTOOLPY_FLASHFREQ_80M
  469. dummy_bit = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_80M;
  470. #elif CONFIG_ESPTOOLPY_FLASHFREQ_40M
  471. dummy_bit = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_40M;
  472. #elif CONFIG_ESPTOOLPY_FLASHFREQ_26M
  473. dummy_bit = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_26M;
  474. #elif CONFIG_ESPTOOLPY_FLASHFREQ_20M
  475. dummy_bit = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_20M;
  476. #endif
  477. #endif//CONFIG_IDF_TARGET_ESP32
  478. #if CONFIG_ESPTOOLPY_FLASHFREQ_80M
  479. freqdiv = 1;
  480. #elif CONFIG_ESPTOOLPY_FLASHFREQ_40M
  481. freqdiv = 2;
  482. #elif CONFIG_ESPTOOLPY_FLASHFREQ_26M
  483. freqdiv = 3;
  484. #elif CONFIG_ESPTOOLPY_FLASHFREQ_20M
  485. freqdiv = 4;
  486. #endif
  487. #if !CONFIG_IDF_TARGET_ESP32S2 && !CONFIG_IDF_TARGET_ESP32
  488. esp_rom_spiflash_read_mode_t read_mode;
  489. #if CONFIG_ESPTOOLPY_FLASHMODE_QIO
  490. read_mode = ESP_ROM_SPIFLASH_QIO_MODE;
  491. #elif CONFIG_ESPTOOLPY_FLASHMODE_QOUT
  492. read_mode = ESP_ROM_SPIFLASH_QOUT_MODE;
  493. #elif CONFIG_ESPTOOLPY_FLASHMODE_DIO
  494. read_mode = ESP_ROM_SPIFLASH_DIO_MODE;
  495. #elif CONFIG_ESPTOOLPY_FLASHMODE_DOUT
  496. read_mode = ESP_ROM_SPIFLASH_DOUT_MODE;
  497. #endif
  498. #endif //!CONFIG_IDF_TARGET_ESP32S2 && !CONFIG_IDF_TARGET_ESP32
  499. #if CONFIG_IDF_TARGET_ESP32
  500. g_rom_spiflash_dummy_len_plus[1] = dummy_bit;
  501. #else
  502. spi_dummy_len_fix(1, freqdiv);
  503. #endif //CONFIG_IDF_TARGET_ESP32
  504. #if !CONFIG_IDF_TARGET_ESP32S2 && !CONFIG_IDF_TARGET_ESP32
  505. spi_common_set_dummy_output(read_mode);
  506. #endif //!CONFIG_IDF_TARGET_ESP32S2
  507. esp_rom_spiflash_config_clk(freqdiv, 1);
  508. }
  509. #endif //CONFIG_ESPTOOLPY_OCT_FLASH
  510. #else
  511. void IRAM_ATTR flash_rom_init(void)
  512. {
  513. return;
  514. }
  515. esp_err_t IRAM_ATTR spi_flash_write_encrypted(size_t dest_addr, const void *src, size_t size)
  516. {
  517. esp_err_t err = ESP_OK;
  518. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  519. CHECK_WRITE_ADDRESS(dest_addr, size);
  520. if ((dest_addr % 16) != 0) {
  521. return ESP_ERR_INVALID_ARG;
  522. }
  523. if ((size % 16) != 0) {
  524. return ESP_ERR_INVALID_SIZE;
  525. }
  526. COUNTER_START();
  527. esp_rom_spiflash_result_t rc = spi_flash_unlock();
  528. err = spi_flash_translate_rc(rc);
  529. if (err != ESP_OK) {
  530. goto fail;
  531. }
  532. #ifndef CONFIG_SPI_FLASH_VERIFY_WRITE
  533. err = spi_flash_write_encrypted_chip(dest_addr, src, size);
  534. COUNTER_ADD_BYTES(write, size);
  535. spi_flash_guard_start();
  536. esp_rom_spiflash_write_disable();
  537. spi_flash_check_and_flush_cache(dest_addr, size);
  538. spi_flash_guard_end();
  539. #else
  540. const uint32_t* src_w = (const uint32_t*)src;
  541. uint32_t read_buf[ESP_ROM_SPIFLASH_BUFF_BYTE_READ_NUM / sizeof(uint32_t)];
  542. int32_t remaining = size;
  543. for(int i = 0; i < size; i += sizeof(read_buf)) {
  544. int i_w = i / sizeof(uint32_t); // index in words (i is an index in bytes)
  545. int32_t read_len = MIN(sizeof(read_buf), remaining);
  546. // Read "before" contents from flash
  547. esp_err_t err = spi_flash_read(dest_addr + i, read_buf, read_len);
  548. if (err != ESP_OK) {
  549. break;
  550. }
  551. #ifdef CONFIG_SPI_FLASH_WARN_SETTING_ZERO_TO_ONE
  552. //The written data cannot be predicted, so warning is shown if any of the bits is not 1.
  553. for (int r = 0; r < read_len; r += sizeof(uint32_t)) {
  554. uint32_t before = read_buf[r / sizeof(uint32_t)];
  555. if (before != 0xFFFFFFFF) {
  556. ESP_LOGW(TAG, "Encrypted write at offset 0x%x but not erased (0x%08x)",
  557. dest_addr + i + r, before);
  558. }
  559. }
  560. #endif
  561. err = spi_flash_write_encrypted_chip(dest_addr + i, src + i, read_len);
  562. if (err != ESP_OK) {
  563. break;
  564. }
  565. COUNTER_ADD_BYTES(write, size);
  566. spi_flash_guard_start();
  567. esp_rom_spiflash_write_disable();
  568. spi_flash_check_and_flush_cache(dest_addr, size);
  569. spi_flash_guard_end();
  570. err = spi_flash_read_encrypted(dest_addr + i, read_buf, read_len);
  571. if (err != ESP_OK) {
  572. break;
  573. }
  574. for (int r = 0; r < read_len; r += sizeof(uint32_t)) {
  575. int r_w = r / sizeof(uint32_t); // index in words (r is index in bytes)
  576. uint32_t expected = src_w[i_w + r_w];
  577. uint32_t actual = read_buf[r_w];
  578. if (expected != actual) {
  579. #ifdef CONFIG_SPI_FLASH_LOG_FAILED_WRITE
  580. ESP_LOGE(TAG, "Bad write at offset 0x%x expected 0x%08x readback 0x%08x", dest_addr + i + r, expected, actual);
  581. #endif
  582. err = ESP_FAIL;
  583. }
  584. }
  585. if (err != ESP_OK) {
  586. break;
  587. }
  588. remaining -= read_len;
  589. }
  590. #endif // CONFIG_SPI_FLASH_VERIFY_WRITE
  591. fail:
  592. COUNTER_STOP(write);
  593. return err;
  594. }
  595. esp_err_t IRAM_ATTR spi_flash_read(size_t src, void *dstv, size_t size)
  596. {
  597. // Out of bound reads are checked in ROM code, but we can give better
  598. // error code here
  599. if (src + size > g_rom_flashchip.chip_size) {
  600. return ESP_ERR_INVALID_SIZE;
  601. }
  602. if (size == 0) {
  603. return ESP_OK;
  604. }
  605. esp_rom_spiflash_result_t rc = ESP_ROM_SPIFLASH_RESULT_OK;
  606. COUNTER_START();
  607. spi_flash_guard_start();
  608. /* To simplify boundary checks below, we handle small reads separately. */
  609. if (size < 16) {
  610. uint32_t t[6]; /* Enough for 16 bytes + 4 on either side for padding. */
  611. uint32_t read_src = src & ~3U;
  612. uint32_t left_off = src & 3U;
  613. uint32_t read_size = (left_off + size + 3) & ~3U;
  614. rc = esp_rom_spiflash_read(read_src, t, read_size);
  615. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  616. goto out;
  617. }
  618. COUNTER_ADD_BYTES(read, read_size);
  619. #ifdef ESP_PLATFORM
  620. if (esp_ptr_external_ram(dstv)) {
  621. spi_flash_guard_end();
  622. memcpy(dstv, ((uint8_t *) t) + left_off, size);
  623. spi_flash_guard_start();
  624. } else {
  625. memcpy(dstv, ((uint8_t *) t) + left_off, size);
  626. }
  627. #else
  628. memcpy(dstv, ((uint8_t *) t) + left_off, size);
  629. #endif
  630. goto out;
  631. }
  632. uint8_t *dstc = (uint8_t *) dstv;
  633. intptr_t dsti = (intptr_t) dstc;
  634. /*
  635. * Large operations are split into (up to) 3 parts:
  636. * - The middle part: from the first 4-aligned position in src to the first
  637. * 4-aligned position in dst.
  638. */
  639. size_t src_mid_off = (src % 4 == 0 ? 0 : 4 - (src % 4));
  640. size_t dst_mid_off = (dsti % 4 == 0 ? 0 : 4 - (dsti % 4));
  641. size_t mid_size = (size - MAX(src_mid_off, dst_mid_off)) & ~3U;
  642. /*
  643. * - Once the middle part is in place, src_mid_off bytes from the preceding
  644. * 4-aligned source location are added on the left.
  645. */
  646. size_t pad_left_src = src & ~3U;
  647. size_t pad_left_size = src_mid_off;
  648. /*
  649. * - Finally, the right part is added: from the end of the middle part to
  650. * the end. Depending on the alignment of source and destination, this may
  651. * be a 4 or 8 byte read from pad_right_src.
  652. */
  653. size_t pad_right_src = (src + pad_left_size + mid_size) & ~3U;
  654. size_t pad_right_off = (pad_right_src - src);
  655. size_t pad_right_size = (size - pad_right_off);
  656. #ifdef ESP_PLATFORM
  657. bool direct_read = esp_ptr_internal(dstc)
  658. && esp_ptr_byte_accessible(dstc)
  659. && ((uintptr_t) dstc + dst_mid_off) % 4 == 0;
  660. #else
  661. bool direct_read = true;
  662. #endif
  663. if (mid_size > 0) {
  664. uint32_t mid_remaining = mid_size;
  665. uint32_t mid_read = 0;
  666. while (mid_remaining > 0) {
  667. uint32_t read_size = MIN(mid_remaining, MAX_READ_CHUNK);
  668. uint32_t read_buf[8];
  669. uint8_t *read_dst_final = dstc + dst_mid_off + mid_read;
  670. uint8_t *read_dst = read_dst_final;
  671. if (!direct_read) {
  672. read_size = MIN(read_size, sizeof(read_buf));
  673. read_dst = (uint8_t *) read_buf;
  674. }
  675. rc = esp_rom_spiflash_read(src + src_mid_off + mid_read,
  676. (uint32_t *) read_dst, read_size);
  677. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  678. goto out;
  679. }
  680. mid_remaining -= read_size;
  681. mid_read += read_size;
  682. if (!direct_read) {
  683. spi_flash_guard_end();
  684. memcpy(read_dst_final, read_buf, read_size);
  685. spi_flash_guard_start();
  686. } else if (mid_remaining > 0) {
  687. /* Drop guard momentarily, allows other tasks to preempt */
  688. spi_flash_guard_end();
  689. spi_flash_guard_start();
  690. }
  691. }
  692. COUNTER_ADD_BYTES(read, mid_size);
  693. /*
  694. * If offsets in src and dst are different, perform an in-place shift
  695. * to put destination data into its final position.
  696. * Note that the shift can be left (src_mid_off < dst_mid_off) or right.
  697. */
  698. if (src_mid_off != dst_mid_off) {
  699. if (!direct_read) {
  700. spi_flash_guard_end();
  701. }
  702. memmove(dstc + src_mid_off, dstc + dst_mid_off, mid_size);
  703. if (!direct_read) {
  704. spi_flash_guard_start();
  705. }
  706. }
  707. }
  708. if (pad_left_size > 0) {
  709. uint32_t t;
  710. rc = esp_rom_spiflash_read(pad_left_src, &t, 4);
  711. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  712. goto out;
  713. }
  714. COUNTER_ADD_BYTES(read, 4);
  715. if (!direct_read) {
  716. spi_flash_guard_end();
  717. }
  718. memcpy(dstc, ((uint8_t *) &t) + (4 - pad_left_size), pad_left_size);
  719. if (!direct_read) {
  720. spi_flash_guard_start();
  721. }
  722. }
  723. if (pad_right_size > 0) {
  724. uint32_t t[2];
  725. int32_t read_size = (pad_right_size <= 4 ? 4 : 8);
  726. rc = esp_rom_spiflash_read(pad_right_src, t, read_size);
  727. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  728. goto out;
  729. }
  730. COUNTER_ADD_BYTES(read, read_size);
  731. if (!direct_read) {
  732. spi_flash_guard_end();
  733. }
  734. memcpy(dstc + pad_right_off, t, pad_right_size);
  735. if (!direct_read) {
  736. spi_flash_guard_start();
  737. }
  738. }
  739. out:
  740. spi_flash_guard_end();
  741. COUNTER_STOP(read);
  742. return spi_flash_translate_rc(rc);
  743. }
  744. #endif // !CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  745. esp_err_t IRAM_ATTR spi_flash_read_encrypted(size_t src, void *dstv, size_t size)
  746. {
  747. if (src + size > g_rom_flashchip.chip_size) {
  748. return ESP_ERR_INVALID_SIZE;
  749. }
  750. if (size == 0) {
  751. return ESP_OK;
  752. }
  753. esp_err_t err;
  754. const uint8_t *map;
  755. spi_flash_mmap_handle_t map_handle;
  756. size_t map_src = src & ~(SPI_FLASH_MMU_PAGE_SIZE - 1);
  757. size_t map_size = size + (src - map_src);
  758. err = spi_flash_mmap(map_src, map_size, SPI_FLASH_MMAP_DATA, (const void **)&map, &map_handle);
  759. if (err != ESP_OK) {
  760. return err;
  761. }
  762. memcpy(dstv, map + (src - map_src), size);
  763. spi_flash_munmap(map_handle);
  764. return err;
  765. }
  766. #if CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  767. static esp_err_t IRAM_ATTR spi_flash_translate_rc(esp_rom_spiflash_result_t rc)
  768. {
  769. switch (rc) {
  770. case ESP_ROM_SPIFLASH_RESULT_OK:
  771. return ESP_OK;
  772. case ESP_ROM_SPIFLASH_RESULT_TIMEOUT:
  773. return ESP_ERR_FLASH_OP_TIMEOUT;
  774. case ESP_ROM_SPIFLASH_RESULT_ERR:
  775. default:
  776. return ESP_ERR_FLASH_OP_FAIL;
  777. }
  778. }
  779. #endif //CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  780. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  781. static inline void dump_counter(spi_flash_counter_t *counter, const char *name)
  782. {
  783. ESP_LOGI(TAG, "%s count=%8d time=%8dus bytes=%8d\n", name,
  784. counter->count, counter->time, counter->bytes);
  785. }
  786. const spi_flash_counters_t *spi_flash_get_counters(void)
  787. {
  788. return &s_flash_stats;
  789. }
  790. void spi_flash_reset_counters(void)
  791. {
  792. memset(&s_flash_stats, 0, sizeof(s_flash_stats));
  793. }
  794. void spi_flash_dump_counters(void)
  795. {
  796. dump_counter(&s_flash_stats.read, "read ");
  797. dump_counter(&s_flash_stats.write, "write");
  798. dump_counter(&s_flash_stats.erase, "erase");
  799. }
  800. #endif //CONFIG_SPI_FLASH_ENABLE_COUNTERS
  801. #if CONFIG_SPI_FLASH_USE_LEGACY_IMPL && !CONFIG_IDF_TARGET_ESP32
  802. // TODO esp32s2: Remove once ESP32-S2 & later chips has new SPI Flash API support
  803. esp_flash_t *esp_flash_default_chip = NULL;
  804. #endif
  805. void IRAM_ATTR spi_flash_set_rom_required_regs(void)
  806. {
  807. #if CONFIG_ESPTOOLPY_OCT_FLASH
  808. //Disable the variable dummy mode when doing timing tuning
  809. CLEAR_PERI_REG_MASK(SPI_MEM_DDR_REG(1), SPI_MEM_SPI_FMEM_VAR_DUMMY);
  810. /**
  811. * STR /DTR mode setting is done every time when `esp_rom_opiflash_exec_cmd` is called
  812. *
  813. * Add any registers that are not set in ROM SPI flash functions here in the future
  814. */
  815. #endif
  816. }
  817. void IRAM_ATTR spi_flash_set_vendor_required_regs(void)
  818. {
  819. #if CONFIG_ESPTOOLPY_OCT_FLASH
  820. //Flash chip requires MSPI specifically, call this function to set them
  821. esp_opiflash_set_required_regs();
  822. #else
  823. //currently we don't need to set other MSPI registers for Quad Flash
  824. #endif
  825. }