test_read_write.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * SPDX-FileCopyrightText: 2010-2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. // Test for spi_flash_{read,write}.
  7. #include <assert.h>
  8. #include <stdint.h>
  9. #include <stdio.h>
  10. #include <string.h>
  11. #include <sys/param.h>
  12. #include <unity.h>
  13. #include <test_utils.h>
  14. #include <esp_spi_flash.h>
  15. #include "../cache_utils.h"
  16. #include "soc/timer_periph.h"
  17. #include "esp_heap_caps.h"
  18. #include "esp_rom_spiflash.h"
  19. #if CONFIG_IDF_TARGET_ESP32
  20. // Used for rom_fix function
  21. #include "esp32/rom/spi_flash.h"
  22. #endif
  23. #if !TEMPORARY_DISABLED_FOR_TARGETS(ESP8684)
  24. // TODO: SPI_FLASH IDF-4025
  25. #define MIN_BLOCK_SIZE 12
  26. /* Base offset in flash for tests. */
  27. static size_t start;
  28. static void setup_tests(void)
  29. {
  30. if (start == 0) {
  31. const esp_partition_t *part = get_test_data_partition();
  32. start = part->address;
  33. printf("Test data partition @ 0x%x\n", start);
  34. }
  35. }
  36. #ifndef CONFIG_SPI_FLASH_MINIMAL_TEST
  37. #define CONFIG_SPI_FLASH_MINIMAL_TEST 1
  38. #endif
  39. static void fill(char *dest, int32_t start, int32_t len)
  40. {
  41. for (int32_t i = 0; i < len; i++) {
  42. *(dest + i) = (char) (start + i);
  43. }
  44. }
  45. static int cmp_or_dump(const void *a, const void *b, size_t len)
  46. {
  47. int r = memcmp(a, b, len);
  48. if (r != 0) {
  49. for (int i = 0; i < len; i++) {
  50. fprintf(stderr, "%02x", ((unsigned char *) a)[i]);
  51. }
  52. fprintf(stderr, "\n");
  53. for (int i = 0; i < len; i++) {
  54. fprintf(stderr, "%02x", ((unsigned char *) b)[i]);
  55. }
  56. fprintf(stderr, "\n");
  57. }
  58. return r;
  59. }
  60. static void IRAM_ATTR test_read(int src_off, int dst_off, int len)
  61. {
  62. uint32_t src_buf[16];
  63. char dst_buf[64], dst_gold[64];
  64. fprintf(stderr, "src=%d dst=%d len=%d\n", src_off, dst_off, len);
  65. memset(src_buf, 0xAA, sizeof(src_buf));
  66. fill(((char *) src_buf) + src_off, src_off, len);
  67. ESP_ERROR_CHECK(spi_flash_erase_sector((start + src_off) / SPI_FLASH_SEC_SIZE));
  68. spi_flash_disable_interrupts_caches_and_other_cpu();
  69. esp_rom_spiflash_result_t rc = esp_rom_spiflash_write(start, src_buf, sizeof(src_buf));
  70. spi_flash_enable_interrupts_caches_and_other_cpu();
  71. TEST_ASSERT_EQUAL_HEX(rc, ESP_ROM_SPIFLASH_RESULT_OK);
  72. memset(dst_buf, 0x55, sizeof(dst_buf));
  73. memset(dst_gold, 0x55, sizeof(dst_gold));
  74. fill(dst_gold + dst_off, src_off, len);
  75. ESP_ERROR_CHECK(spi_flash_read(start + src_off, dst_buf + dst_off, len));
  76. TEST_ASSERT_EQUAL_INT(cmp_or_dump(dst_buf, dst_gold, sizeof(dst_buf)), 0);
  77. }
  78. TEST_CASE("Test spi_flash_read", "[spi_flash][esp_flash]")
  79. {
  80. setup_tests();
  81. #if CONFIG_SPI_FLASH_MINIMAL_TEST
  82. test_read(0, 0, 0);
  83. test_read(0, 0, 4);
  84. test_read(0, 0, 16);
  85. test_read(0, 0, 64);
  86. test_read(0, 0, 1);
  87. test_read(0, 1, 1);
  88. test_read(1, 0, 1);
  89. test_read(1, 1, 1);
  90. test_read(1, 1, 2);
  91. test_read(1, 1, 3);
  92. test_read(1, 1, 4);
  93. test_read(1, 1, 5);
  94. test_read(3, 2, 5);
  95. test_read(0, 0, 17);
  96. test_read(0, 1, 17);
  97. test_read(1, 0, 17);
  98. test_read(1, 1, 17);
  99. test_read(1, 1, 18);
  100. test_read(1, 1, 19);
  101. test_read(1, 1, 20);
  102. test_read(1, 1, 21);
  103. test_read(3, 2, 21);
  104. test_read(4, 4, 60);
  105. test_read(59, 0, 5);
  106. test_read(60, 0, 4);
  107. test_read(60, 0, 3);
  108. test_read(60, 0, 2);
  109. test_read(63, 0, 1);
  110. test_read(64, 0, 0);
  111. test_read(59, 59, 5);
  112. test_read(60, 60, 4);
  113. test_read(60, 60, 3);
  114. test_read(60, 60, 2);
  115. test_read(63, 63, 1);
  116. test_read(64, 64, 0);
  117. #else
  118. /* This will run a more thorough test but will slam flash pretty hard. */
  119. for (int src_off = 1; src_off < 16; src_off++) {
  120. for (int dst_off = 0; dst_off < 16; dst_off++) {
  121. for (int len = 0; len < 32; len++) {
  122. test_read(dst_off, src_off, len);
  123. }
  124. }
  125. }
  126. #endif
  127. }
  128. extern void spi_common_set_dummy_output(esp_rom_spiflash_read_mode_t mode);
  129. extern void spi_dummy_len_fix(uint8_t spi, uint8_t freqdiv);
  130. static void IRAM_ATTR fix_rom_func(void)
  131. {
  132. uint32_t freqdiv = 0;
  133. #if CONFIG_ESPTOOLPY_FLASHFREQ_80M && !CONFIG_ESPTOOLPY_OCT_FLASH
  134. freqdiv = 1;
  135. #elif CONFIG_ESPTOOLPY_FLASHFREQ_80M && CONFIG_ESPTOOLPY_OCT_FLASH
  136. freqdiv = 2;
  137. #elif CONFIG_ESPTOOLPY_FLASHFREQ_40M
  138. freqdiv = 2;
  139. #elif CONFIG_ESPTOOLPY_FLASHFREQ_26M
  140. freqdiv = 3;
  141. #elif CONFIG_ESPTOOLPY_FLASHFREQ_20M
  142. freqdiv = 4;
  143. #elif CONFIG_ESPTOOLPY_FLASHFREQ_120M
  144. freqdiv = 2;
  145. #endif
  146. #if CONFIG_IDF_TARGET_ESP32
  147. uint32_t dummy_bit = 0;
  148. #if CONFIG_ESPTOOLPY_FLASHFREQ_80M
  149. dummy_bit = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_80M;
  150. #elif CONFIG_ESPTOOLPY_FLASHFREQ_40M
  151. dummy_bit = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_40M;
  152. #elif CONFIG_ESPTOOLPY_FLASHFREQ_26M
  153. dummy_bit = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_26M;
  154. #elif CONFIG_ESPTOOLPY_FLASHFREQ_20M
  155. dummy_bit = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_20M;
  156. #endif
  157. g_rom_spiflash_dummy_len_plus[1] = dummy_bit;
  158. #else
  159. spi_dummy_len_fix(1, freqdiv);
  160. #endif//CONFIG_IDF_TARGET_ESP32
  161. esp_rom_spiflash_read_mode_t read_mode;
  162. #if CONFIG_ESPTOOLPY_FLASHMODE_QIO
  163. read_mode = ESP_ROM_SPIFLASH_QIO_MODE;
  164. #elif CONFIG_ESPTOOLPY_FLASHMODE_QOUT
  165. read_mode = ESP_ROM_SPIFLASH_QOUT_MODE;
  166. #elif CONFIG_ESPTOOLPY_FLASHMODE_DIO
  167. read_mode = ESP_ROM_SPIFLASH_DIO_MODE;
  168. #elif CONFIG_ESPTOOLPY_FLASHMODE_DOUT
  169. read_mode = ESP_ROM_SPIFLASH_DOUT_MODE;
  170. #elif CONFIG_ESPTOOLPY_FLASH_SAMPLE_MODE_STR
  171. read_mode = ESP_ROM_SPIFLASH_OPI_STR_MODE;
  172. #elif CONFIG_ESPTOOLPY_FLASH_SAMPLE_MODE_DTR
  173. read_mode = ESP_ROM_SPIFLASH_OPI_DTR_MODE;
  174. #endif
  175. #if !CONFIG_IDF_TARGET_ESP32S2 && !CONFIG_IDF_TARGET_ESP32
  176. spi_common_set_dummy_output(read_mode);
  177. #endif //!CONFIG_IDF_TARGET_ESP32S2
  178. esp_rom_spiflash_config_clk(freqdiv, 1);
  179. #if !CONFIG_ESPTOOLPY_OCT_FLASH
  180. esp_rom_spiflash_config_readmode(read_mode);
  181. #endif
  182. }
  183. static void IRAM_ATTR test_write(int dst_off, int src_off, int len)
  184. {
  185. char src_buf[64], dst_gold[64];
  186. uint32_t dst_buf[16];
  187. fprintf(stderr, "dst=%d src=%d len=%d\n", dst_off, src_off, len);
  188. memset(src_buf, 0x55, sizeof(src_buf));
  189. fill(src_buf + src_off, src_off, len);
  190. // Fills with 0xff
  191. ESP_ERROR_CHECK(spi_flash_erase_sector((start + dst_off) / SPI_FLASH_SEC_SIZE));
  192. memset(dst_gold, 0xff, sizeof(dst_gold));
  193. if (len > 0) {
  194. int pad_left_off = (dst_off & ~3U);
  195. memset(dst_gold + pad_left_off, 0xff, 4);
  196. if (dst_off + len > pad_left_off + 4 && (dst_off + len) % 4 != 0) {
  197. int pad_right_off = ((dst_off + len) & ~3U);
  198. memset(dst_gold + pad_right_off, 0xff, 4);
  199. }
  200. fill(dst_gold + dst_off, src_off, len);
  201. }
  202. ESP_ERROR_CHECK(spi_flash_write(start + dst_off, src_buf + src_off, len));
  203. fix_rom_func();
  204. spi_flash_disable_interrupts_caches_and_other_cpu();
  205. esp_rom_spiflash_result_t rc = esp_rom_spiflash_read(start, dst_buf, sizeof(dst_buf));
  206. spi_flash_enable_interrupts_caches_and_other_cpu();
  207. TEST_ASSERT_EQUAL_HEX(rc, ESP_ROM_SPIFLASH_RESULT_OK);
  208. TEST_ASSERT_EQUAL_INT(cmp_or_dump(dst_buf, dst_gold, sizeof(dst_buf)), 0);
  209. }
  210. TEST_CASE("Test spi_flash_write", "[spi_flash][esp_flash]")
  211. {
  212. setup_tests();
  213. #if CONFIG_SPI_FLASH_MINIMAL_TEST
  214. test_write(0, 0, 0);
  215. test_write(0, 0, 4);
  216. test_write(0, 0, 16);
  217. test_write(0, 0, 64);
  218. test_write(0, 0, 1);
  219. test_write(0, 1, 1);
  220. test_write(1, 0, 1);
  221. test_write(1, 1, 1);
  222. test_write(1, 1, 2);
  223. test_write(1, 1, 3);
  224. test_write(1, 1, 4);
  225. test_write(1, 1, 5);
  226. test_write(3, 2, 5);
  227. test_write(4, 4, 60);
  228. test_write(59, 0, 5);
  229. test_write(60, 0, 4);
  230. test_write(60, 0, 3);
  231. test_write(60, 0, 2);
  232. test_write(63, 0, 1);
  233. test_write(64, 0, 0);
  234. test_write(59, 59, 5);
  235. test_write(60, 60, 4);
  236. test_write(60, 60, 3);
  237. test_write(60, 60, 2);
  238. test_write(63, 63, 1);
  239. test_write(64, 64, 0);
  240. #else
  241. /* This will run a more thorough test but will slam flash pretty hard. */
  242. for (int dst_off = 1; dst_off < 16; dst_off++) {
  243. for (int src_off = 0; src_off < 16; src_off++) {
  244. for (int len = 0; len < 16; len++) {
  245. test_write(dst_off, src_off, len);
  246. }
  247. }
  248. }
  249. #endif
  250. /*
  251. * Test writing from ROM, IRAM and caches. We don't know what exactly will be
  252. * written, we're testing that there's no crash here.
  253. *
  254. * NB: At the moment these only support aligned addresses, because memcpy
  255. * is not aware of the 32-but load requirements for these regions.
  256. */
  257. #if CONFIG_IDF_TARGET_ESP32S2 || CONFIG_IDF_TARGET_ESP32C3
  258. #define TEST_SOC_IROM_ADDR (SOC_IROM_LOW)
  259. #define TEST_SOC_CACHE_RAM_BANK0_ADDR (SOC_IRAM_LOW)
  260. #define TEST_SOC_CACHE_RAM_BANK1_ADDR (SOC_IRAM_LOW + 0x2000)
  261. #define TEST_SOC_CACHE_RAM_BANK2_ADDR (SOC_IRAM_LOW + 0x4000)
  262. #define TEST_SOC_CACHE_RAM_BANK3_ADDR (SOC_IRAM_LOW + 0x6000)
  263. #define TEST_SOC_IRAM_ADDR (SOC_IRAM_LOW + 0x8000)
  264. #define TEST_SOC_RTC_IRAM_ADDR (SOC_RTC_IRAM_LOW)
  265. #define TEST_SOC_RTC_DRAM_ADDR (SOC_RTC_DRAM_LOW)
  266. ESP_ERROR_CHECK(spi_flash_write(start, (char *) TEST_SOC_IROM_ADDR, 16));
  267. ESP_ERROR_CHECK(spi_flash_write(start, (char *) TEST_SOC_IRAM_ADDR, 16));
  268. ESP_ERROR_CHECK(spi_flash_write(start, (char *) TEST_SOC_CACHE_RAM_BANK0_ADDR, 16));
  269. ESP_ERROR_CHECK(spi_flash_write(start, (char *) TEST_SOC_CACHE_RAM_BANK1_ADDR, 16));
  270. ESP_ERROR_CHECK(spi_flash_write(start, (char *) TEST_SOC_CACHE_RAM_BANK2_ADDR, 16));
  271. ESP_ERROR_CHECK(spi_flash_write(start, (char *) TEST_SOC_CACHE_RAM_BANK3_ADDR, 16));
  272. ESP_ERROR_CHECK(spi_flash_write(start, (char *) TEST_SOC_RTC_IRAM_ADDR, 16));
  273. ESP_ERROR_CHECK(spi_flash_write(start, (char *) TEST_SOC_RTC_DRAM_ADDR, 16));
  274. #else
  275. ESP_ERROR_CHECK(spi_flash_write(start, (char *) 0x40000000, 16));
  276. ESP_ERROR_CHECK(spi_flash_write(start, (char *) 0x40070000, 16));
  277. ESP_ERROR_CHECK(spi_flash_write(start, (char *) 0x40078000, 16));
  278. ESP_ERROR_CHECK(spi_flash_write(start, (char *) 0x40080000, 16));
  279. #endif
  280. }
  281. #ifdef CONFIG_SPIRAM
  282. TEST_CASE("spi_flash_read can read into buffer in external RAM", "[spi_flash]")
  283. {
  284. uint8_t* buf_ext = (uint8_t*) heap_caps_malloc(SPI_FLASH_SEC_SIZE, MALLOC_CAP_SPIRAM | MALLOC_CAP_8BIT);
  285. TEST_ASSERT_NOT_NULL(buf_ext);
  286. uint8_t* buf_int = (uint8_t*) heap_caps_malloc(SPI_FLASH_SEC_SIZE, MALLOC_CAP_INTERNAL | MALLOC_CAP_8BIT);
  287. TEST_ASSERT_NOT_NULL(buf_int);
  288. TEST_ESP_OK(spi_flash_read(0x1000, buf_int, SPI_FLASH_SEC_SIZE));
  289. TEST_ESP_OK(spi_flash_read(0x1000, buf_ext, SPI_FLASH_SEC_SIZE));
  290. TEST_ASSERT_EQUAL(0, memcmp(buf_ext, buf_int, SPI_FLASH_SEC_SIZE));
  291. free(buf_ext);
  292. free(buf_int);
  293. }
  294. TEST_CASE("spi_flash_write can write from external RAM buffer", "[spi_flash]")
  295. {
  296. uint32_t* buf_ext = (uint32_t*) heap_caps_malloc(SPI_FLASH_SEC_SIZE, MALLOC_CAP_SPIRAM | MALLOC_CAP_8BIT);
  297. TEST_ASSERT_NOT_NULL(buf_ext);
  298. srand(0);
  299. for (size_t i = 0; i < SPI_FLASH_SEC_SIZE / sizeof(uint32_t); i++)
  300. {
  301. uint32_t val = rand();
  302. buf_ext[i] = val;
  303. }
  304. uint8_t* buf_int = (uint8_t*) heap_caps_malloc(SPI_FLASH_SEC_SIZE, MALLOC_CAP_INTERNAL | MALLOC_CAP_8BIT);
  305. TEST_ASSERT_NOT_NULL(buf_int);
  306. /* Write to flash from buf_ext */
  307. const esp_partition_t *part = get_test_data_partition();
  308. TEST_ESP_OK(spi_flash_erase_range(part->address, SPI_FLASH_SEC_SIZE));
  309. TEST_ESP_OK(spi_flash_write(part->address, buf_ext, SPI_FLASH_SEC_SIZE));
  310. /* Read back to buf_int and compare */
  311. TEST_ESP_OK(spi_flash_read(part->address, buf_int, SPI_FLASH_SEC_SIZE));
  312. TEST_ASSERT_EQUAL(0, memcmp(buf_ext, buf_int, SPI_FLASH_SEC_SIZE));
  313. free(buf_ext);
  314. free(buf_int);
  315. }
  316. TEST_CASE("spi_flash_read less than 16 bytes into buffer in external RAM", "[spi_flash]")
  317. {
  318. uint8_t *buf_ext_8 = (uint8_t *) heap_caps_malloc(MIN_BLOCK_SIZE, MALLOC_CAP_SPIRAM | MALLOC_CAP_8BIT);
  319. TEST_ASSERT_NOT_NULL(buf_ext_8);
  320. uint8_t *buf_int_8 = (uint8_t *) heap_caps_malloc(MIN_BLOCK_SIZE, MALLOC_CAP_INTERNAL | MALLOC_CAP_8BIT);
  321. TEST_ASSERT_NOT_NULL(buf_int_8);
  322. uint8_t data_8[MIN_BLOCK_SIZE];
  323. for (int i = 0; i < MIN_BLOCK_SIZE; i++) {
  324. data_8[i] = i;
  325. }
  326. const esp_partition_t *part = get_test_data_partition();
  327. TEST_ESP_OK(spi_flash_erase_range(part->address, SPI_FLASH_SEC_SIZE));
  328. TEST_ESP_OK(spi_flash_write(part->address, data_8, MIN_BLOCK_SIZE));
  329. TEST_ESP_OK(spi_flash_read(part->address, buf_ext_8, MIN_BLOCK_SIZE));
  330. TEST_ESP_OK(spi_flash_read(part->address, buf_int_8, MIN_BLOCK_SIZE));
  331. TEST_ASSERT_EQUAL(0, memcmp(buf_ext_8, data_8, MIN_BLOCK_SIZE));
  332. TEST_ASSERT_EQUAL(0, memcmp(buf_int_8, data_8, MIN_BLOCK_SIZE));
  333. if (buf_ext_8) {
  334. free(buf_ext_8);
  335. buf_ext_8 = NULL;
  336. }
  337. if (buf_int_8) {
  338. free(buf_int_8);
  339. buf_int_8 = NULL;
  340. }
  341. }
  342. #endif // CONFIG_SPIRAM
  343. #endif // #if !TEMPORARY_DISABLED_FOR_TARGETS(ESP8684)