pm_impl.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855
  1. /*
  2. * SPDX-FileCopyrightText: 2016-2023 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdlib.h>
  7. #include <stdbool.h>
  8. #include <string.h>
  9. #include <stdint.h>
  10. #include <sys/param.h>
  11. #include "esp_attr.h"
  12. #include "esp_err.h"
  13. #include "esp_pm.h"
  14. #include "esp_log.h"
  15. #include "esp_cpu.h"
  16. #include "esp_private/crosscore_int.h"
  17. #include "soc/rtc.h"
  18. #include "hal/uart_ll.h"
  19. #include "hal/uart_types.h"
  20. #include "driver/uart.h"
  21. #include "driver/gpio.h"
  22. #include "freertos/FreeRTOS.h"
  23. #include "freertos/task.h"
  24. #if CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  25. #include "freertos/xtensa_timer.h"
  26. #include "xtensa/core-macros.h"
  27. #endif
  28. #if SOC_SPI_MEM_SUPPORT_TIMING_TUNING
  29. #include "esp_private/mspi_timing_tuning.h"
  30. #endif
  31. #include "esp_private/pm_impl.h"
  32. #include "esp_private/pm_trace.h"
  33. #include "esp_private/esp_timer_private.h"
  34. #include "esp_private/esp_clk.h"
  35. #include "esp_private/sleep_cpu.h"
  36. #include "esp_private/sleep_gpio.h"
  37. #include "esp_private/sleep_modem.h"
  38. #include "esp_sleep.h"
  39. #include "sdkconfig.h"
  40. #define MHZ (1000000)
  41. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  42. /* CCOMPARE update timeout, in CPU cycles. Any value above ~600 cycles will work
  43. * for the purpose of detecting a deadlock.
  44. */
  45. #define CCOMPARE_UPDATE_TIMEOUT 1000000
  46. /* When changing CCOMPARE, don't allow changes if the difference is less
  47. * than this. This is to prevent setting CCOMPARE below CCOUNT.
  48. */
  49. #define CCOMPARE_MIN_CYCLES_IN_FUTURE 1000
  50. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  51. /* When light sleep is used, wake this number of microseconds earlier than
  52. * the next tick.
  53. */
  54. #define LIGHT_SLEEP_EARLY_WAKEUP_US 100
  55. #if CONFIG_IDF_TARGET_ESP32
  56. /* Minimal divider at which REF_CLK_FREQ can be obtained */
  57. #define REF_CLK_DIV_MIN 10
  58. #elif CONFIG_IDF_TARGET_ESP32S2
  59. /* Minimal divider at which REF_CLK_FREQ can be obtained */
  60. #define REF_CLK_DIV_MIN 2
  61. #elif CONFIG_IDF_TARGET_ESP32S3
  62. /* Minimal divider at which REF_CLK_FREQ can be obtained */
  63. #define REF_CLK_DIV_MIN 2 // TODO: IDF-5660
  64. #elif CONFIG_IDF_TARGET_ESP32C3
  65. #define REF_CLK_DIV_MIN 2
  66. #elif CONFIG_IDF_TARGET_ESP32C2
  67. #define REF_CLK_DIV_MIN 2
  68. #elif CONFIG_IDF_TARGET_ESP32C6
  69. #define REF_CLK_DIV_MIN 2
  70. #elif CONFIG_IDF_TARGET_ESP32H2
  71. #define REF_CLK_DIV_MIN 2
  72. #elif CONFIG_IDF_TARGET_ESP32P4
  73. #define REF_CLK_DIV_MIN 2
  74. #endif
  75. #ifdef CONFIG_PM_PROFILING
  76. #define WITH_PROFILING
  77. #endif
  78. static portMUX_TYPE s_switch_lock = portMUX_INITIALIZER_UNLOCKED;
  79. /* The following state variables are protected using s_switch_lock: */
  80. /* Current sleep mode; When switching, contains old mode until switch is complete */
  81. static pm_mode_t s_mode = PM_MODE_CPU_MAX;
  82. /* True when switch is in progress */
  83. static volatile bool s_is_switching;
  84. /* Number of times each mode was locked */
  85. static size_t s_mode_lock_counts[PM_MODE_COUNT];
  86. /* Bit mask of locked modes. BIT(i) is set iff s_mode_lock_counts[i] > 0. */
  87. static uint32_t s_mode_mask;
  88. #if CONFIG_FREERTOS_USE_TICKLESS_IDLE
  89. #define PERIPH_SKIP_LIGHT_SLEEP_NO 2
  90. /* Indicates if light sleep shoule be skipped by peripherals. */
  91. static skip_light_sleep_cb_t s_periph_skip_light_sleep_cb[PERIPH_SKIP_LIGHT_SLEEP_NO];
  92. /* Indicates if light sleep entry was skipped in vApplicationSleep for given CPU.
  93. * This in turn gets used in IDLE hook to decide if `waiti` needs
  94. * to be invoked or not.
  95. */
  96. static bool s_skipped_light_sleep[portNUM_PROCESSORS];
  97. #if portNUM_PROCESSORS == 2
  98. /* When light sleep is finished on one CPU, it is possible that the other CPU
  99. * will enter light sleep again very soon, before interrupts on the first CPU
  100. * get a chance to run. To avoid such situation, set a flag for the other CPU to
  101. * skip light sleep attempt.
  102. */
  103. static bool s_skip_light_sleep[portNUM_PROCESSORS];
  104. #endif // portNUM_PROCESSORS == 2
  105. static _lock_t s_skip_light_sleep_lock;
  106. #endif // CONFIG_FREERTOS_USE_TICKLESS_IDLE
  107. /* A flag indicating that Idle hook has run on a given CPU;
  108. * Next interrupt on the same CPU will take s_rtos_lock_handle.
  109. */
  110. static bool s_core_idle[portNUM_PROCESSORS];
  111. /* When no RTOS tasks are active, these locks are released to allow going into
  112. * a lower power mode. Used by ISR hook and idle hook.
  113. */
  114. static esp_pm_lock_handle_t s_rtos_lock_handle[portNUM_PROCESSORS];
  115. /* Lookup table of CPU frequency configs to be used in each mode.
  116. * Initialized by esp_pm_impl_init and modified by esp_pm_configure.
  117. */
  118. static rtc_cpu_freq_config_t s_cpu_freq_by_mode[PM_MODE_COUNT];
  119. /* Whether automatic light sleep is enabled */
  120. static bool s_light_sleep_en = false;
  121. /* When configuration is changed, current frequency may not match the
  122. * newly configured frequency for the current mode. This is an indicator
  123. * to the mode switch code to get the actual current frequency instead of
  124. * relying on the current mode.
  125. */
  126. static bool s_config_changed = false;
  127. #ifdef WITH_PROFILING
  128. /* Time, in microseconds, spent so far in each mode */
  129. static pm_time_t s_time_in_mode[PM_MODE_COUNT];
  130. /* Timestamp, in microseconds, when the mode switch last happened */
  131. static pm_time_t s_last_mode_change_time;
  132. /* User-readable mode names, used by esp_pm_impl_dump_stats */
  133. static const char* s_mode_names[] = {
  134. "SLEEP",
  135. "APB_MIN",
  136. "APB_MAX",
  137. "CPU_MAX"
  138. };
  139. static uint32_t s_light_sleep_counts, s_light_sleep_reject_counts;
  140. #endif // WITH_PROFILING
  141. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  142. /* Indicates to the ISR hook that CCOMPARE needs to be updated on the given CPU.
  143. * Used in conjunction with cross-core interrupt to update CCOMPARE on the other CPU.
  144. */
  145. static volatile bool s_need_update_ccompare[portNUM_PROCESSORS];
  146. /* Divider and multiplier used to adjust (ccompare - ccount) duration.
  147. * Only set to non-zero values when switch is in progress.
  148. */
  149. static uint32_t s_ccount_div;
  150. static uint32_t s_ccount_mul;
  151. static void update_ccompare(void);
  152. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  153. static const char* TAG = "pm";
  154. static void do_switch(pm_mode_t new_mode);
  155. static void leave_idle(void);
  156. static void on_freq_update(uint32_t old_ticks_per_us, uint32_t ticks_per_us);
  157. pm_mode_t esp_pm_impl_get_mode(esp_pm_lock_type_t type, int arg)
  158. {
  159. (void) arg;
  160. if (type == ESP_PM_CPU_FREQ_MAX) {
  161. return PM_MODE_CPU_MAX;
  162. } else if (type == ESP_PM_APB_FREQ_MAX) {
  163. return PM_MODE_APB_MAX;
  164. } else if (type == ESP_PM_NO_LIGHT_SLEEP) {
  165. return PM_MODE_APB_MIN;
  166. } else {
  167. // unsupported mode
  168. abort();
  169. }
  170. }
  171. static esp_err_t esp_pm_sleep_configure(const void *vconfig)
  172. {
  173. esp_err_t err = ESP_OK;
  174. const esp_pm_config_t* config = (const esp_pm_config_t*) vconfig;
  175. #if SOC_PM_SUPPORT_CPU_PD
  176. err = sleep_cpu_configure(config->light_sleep_enable);
  177. if (err != ESP_OK) {
  178. return err;
  179. }
  180. #endif
  181. err = sleep_modem_configure(config->max_freq_mhz, config->min_freq_mhz, config->light_sleep_enable);
  182. return err;
  183. }
  184. esp_err_t esp_pm_configure(const void* vconfig)
  185. {
  186. #ifndef CONFIG_PM_ENABLE
  187. return ESP_ERR_NOT_SUPPORTED;
  188. #endif
  189. const esp_pm_config_t* config = (const esp_pm_config_t*) vconfig;
  190. #ifndef CONFIG_FREERTOS_USE_TICKLESS_IDLE
  191. if (config->light_sleep_enable) {
  192. return ESP_ERR_NOT_SUPPORTED;
  193. }
  194. #endif
  195. int min_freq_mhz = config->min_freq_mhz;
  196. int max_freq_mhz = config->max_freq_mhz;
  197. if (min_freq_mhz > max_freq_mhz) {
  198. return ESP_ERR_INVALID_ARG;
  199. }
  200. rtc_cpu_freq_config_t freq_config;
  201. if (!rtc_clk_cpu_freq_mhz_to_config(min_freq_mhz, &freq_config)) {
  202. ESP_LOGW(TAG, "invalid min_freq_mhz value (%d)", min_freq_mhz);
  203. return ESP_ERR_INVALID_ARG;
  204. }
  205. int xtal_freq_mhz = esp_clk_xtal_freq() / MHZ;
  206. if (min_freq_mhz < xtal_freq_mhz && min_freq_mhz * MHZ / REF_CLK_FREQ < REF_CLK_DIV_MIN) {
  207. ESP_LOGW(TAG, "min_freq_mhz should be >= %d", REF_CLK_FREQ * REF_CLK_DIV_MIN / MHZ);
  208. return ESP_ERR_INVALID_ARG;
  209. }
  210. if (!rtc_clk_cpu_freq_mhz_to_config(max_freq_mhz, &freq_config)) {
  211. ESP_LOGW(TAG, "invalid max_freq_mhz value (%d)", max_freq_mhz);
  212. return ESP_ERR_INVALID_ARG;
  213. }
  214. #if CONFIG_IDF_TARGET_ESP32
  215. int apb_max_freq = max_freq_mhz; /* CPU frequency in APB_MAX mode */
  216. if (max_freq_mhz == 240) {
  217. /* We can't switch between 240 and 80/160 without disabling PLL,
  218. * so use 240MHz CPU frequency when 80MHz APB frequency is requested.
  219. */
  220. apb_max_freq = 240;
  221. } else if (max_freq_mhz == 160 || max_freq_mhz == 80) {
  222. /* Otherwise, can use 80MHz
  223. * CPU frequency when 80MHz APB frequency is requested.
  224. */
  225. apb_max_freq = 80;
  226. }
  227. #else
  228. /* Maximum SOC APB clock frequency is 40 MHz, maximum Modem (WiFi,
  229. * Bluetooth, etc..) APB clock frequency is 80 MHz */
  230. int apb_clk_freq = esp_clk_apb_freq() / MHZ;
  231. #if CONFIG_ESP_WIFI_ENABLED || CONFIG_BT_ENABLED || CONFIG_IEEE802154_ENABLED
  232. apb_clk_freq = MAX(apb_clk_freq, MODEM_REQUIRED_MIN_APB_CLK_FREQ / MHZ);
  233. #endif
  234. int apb_max_freq = MIN(max_freq_mhz, apb_clk_freq); /* CPU frequency in APB_MAX mode */
  235. #endif
  236. apb_max_freq = MAX(apb_max_freq, min_freq_mhz);
  237. ESP_LOGI(TAG, "Frequency switching config: "
  238. "CPU_MAX: %d, APB_MAX: %d, APB_MIN: %d, Light sleep: %s",
  239. max_freq_mhz,
  240. apb_max_freq,
  241. min_freq_mhz,
  242. config->light_sleep_enable ? "ENABLED" : "DISABLED");
  243. portENTER_CRITICAL(&s_switch_lock);
  244. bool res __attribute__((unused));
  245. res = rtc_clk_cpu_freq_mhz_to_config(max_freq_mhz, &s_cpu_freq_by_mode[PM_MODE_CPU_MAX]);
  246. assert(res);
  247. res = rtc_clk_cpu_freq_mhz_to_config(apb_max_freq, &s_cpu_freq_by_mode[PM_MODE_APB_MAX]);
  248. assert(res);
  249. res = rtc_clk_cpu_freq_mhz_to_config(min_freq_mhz, &s_cpu_freq_by_mode[PM_MODE_APB_MIN]);
  250. assert(res);
  251. s_cpu_freq_by_mode[PM_MODE_LIGHT_SLEEP] = s_cpu_freq_by_mode[PM_MODE_APB_MIN];
  252. s_light_sleep_en = config->light_sleep_enable;
  253. s_config_changed = true;
  254. portEXIT_CRITICAL(&s_switch_lock);
  255. esp_pm_sleep_configure(config);
  256. return ESP_OK;
  257. }
  258. esp_err_t esp_pm_get_configuration(void* vconfig)
  259. {
  260. if (vconfig == NULL) {
  261. return ESP_ERR_INVALID_ARG;
  262. }
  263. esp_pm_config_t* config = (esp_pm_config_t*) vconfig;
  264. portENTER_CRITICAL(&s_switch_lock);
  265. config->light_sleep_enable = s_light_sleep_en;
  266. config->max_freq_mhz = s_cpu_freq_by_mode[PM_MODE_CPU_MAX].freq_mhz;
  267. config->min_freq_mhz = s_cpu_freq_by_mode[PM_MODE_APB_MIN].freq_mhz;
  268. portEXIT_CRITICAL(&s_switch_lock);
  269. return ESP_OK;
  270. }
  271. static pm_mode_t IRAM_ATTR get_lowest_allowed_mode(void)
  272. {
  273. /* TODO: optimize using ffs/clz */
  274. if (s_mode_mask >= BIT(PM_MODE_CPU_MAX)) {
  275. return PM_MODE_CPU_MAX;
  276. } else if (s_mode_mask >= BIT(PM_MODE_APB_MAX)) {
  277. return PM_MODE_APB_MAX;
  278. } else if (s_mode_mask >= BIT(PM_MODE_APB_MIN) || !s_light_sleep_en) {
  279. return PM_MODE_APB_MIN;
  280. } else {
  281. return PM_MODE_LIGHT_SLEEP;
  282. }
  283. }
  284. void IRAM_ATTR esp_pm_impl_switch_mode(pm_mode_t mode,
  285. pm_mode_switch_t lock_or_unlock, pm_time_t now)
  286. {
  287. bool need_switch = false;
  288. uint32_t mode_mask = BIT(mode);
  289. portENTER_CRITICAL_SAFE(&s_switch_lock);
  290. uint32_t count;
  291. if (lock_or_unlock == MODE_LOCK) {
  292. count = ++s_mode_lock_counts[mode];
  293. } else {
  294. count = s_mode_lock_counts[mode]--;
  295. }
  296. if (count == 1) {
  297. if (lock_or_unlock == MODE_LOCK) {
  298. s_mode_mask |= mode_mask;
  299. } else {
  300. s_mode_mask &= ~mode_mask;
  301. }
  302. need_switch = true;
  303. }
  304. pm_mode_t new_mode = s_mode;
  305. if (need_switch) {
  306. new_mode = get_lowest_allowed_mode();
  307. #ifdef WITH_PROFILING
  308. if (s_last_mode_change_time != 0) {
  309. pm_time_t diff = now - s_last_mode_change_time;
  310. s_time_in_mode[s_mode] += diff;
  311. }
  312. s_last_mode_change_time = now;
  313. #endif // WITH_PROFILING
  314. }
  315. portEXIT_CRITICAL_SAFE(&s_switch_lock);
  316. if (need_switch) {
  317. do_switch(new_mode);
  318. }
  319. }
  320. /**
  321. * @brief Update clock dividers in esp_timer and FreeRTOS, and adjust CCOMPARE
  322. * values on both CPUs.
  323. * @param old_ticks_per_us old CPU frequency
  324. * @param ticks_per_us new CPU frequency
  325. */
  326. static void IRAM_ATTR on_freq_update(uint32_t old_ticks_per_us, uint32_t ticks_per_us)
  327. {
  328. uint32_t old_apb_ticks_per_us = MIN(old_ticks_per_us, 80);
  329. uint32_t apb_ticks_per_us = MIN(ticks_per_us, 80);
  330. /* Update APB frequency value used by the timer */
  331. if (old_apb_ticks_per_us != apb_ticks_per_us) {
  332. esp_timer_private_update_apb_freq(apb_ticks_per_us);
  333. }
  334. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  335. #ifdef XT_RTOS_TIMER_INT
  336. /* Calculate new tick divisor */
  337. _xt_tick_divisor = ticks_per_us * MHZ / XT_TICK_PER_SEC;
  338. #endif
  339. int core_id = xPortGetCoreID();
  340. if (s_rtos_lock_handle[core_id] != NULL) {
  341. ESP_PM_TRACE_ENTER(CCOMPARE_UPDATE, core_id);
  342. /* ccount_div and ccount_mul are used in esp_pm_impl_update_ccompare
  343. * to calculate new CCOMPARE value.
  344. */
  345. s_ccount_div = old_ticks_per_us;
  346. s_ccount_mul = ticks_per_us;
  347. /* Update CCOMPARE value on this CPU */
  348. update_ccompare();
  349. #if portNUM_PROCESSORS == 2
  350. /* Send interrupt to the other CPU to update CCOMPARE value */
  351. int other_core_id = (core_id == 0) ? 1 : 0;
  352. s_need_update_ccompare[other_core_id] = true;
  353. esp_crosscore_int_send_freq_switch(other_core_id);
  354. int timeout = 0;
  355. while (s_need_update_ccompare[other_core_id]) {
  356. if (++timeout == CCOMPARE_UPDATE_TIMEOUT) {
  357. assert(false && "failed to update CCOMPARE, possible deadlock");
  358. }
  359. }
  360. #endif // portNUM_PROCESSORS == 2
  361. s_ccount_mul = 0;
  362. s_ccount_div = 0;
  363. ESP_PM_TRACE_EXIT(CCOMPARE_UPDATE, core_id);
  364. }
  365. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  366. }
  367. /**
  368. * Perform the switch to new power mode.
  369. * Currently only changes the CPU frequency and adjusts clock dividers.
  370. * No light sleep yet.
  371. * @param new_mode mode to switch to
  372. */
  373. static void IRAM_ATTR do_switch(pm_mode_t new_mode)
  374. {
  375. const int core_id = xPortGetCoreID();
  376. do {
  377. portENTER_CRITICAL_ISR(&s_switch_lock);
  378. if (!s_is_switching) {
  379. break;
  380. }
  381. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  382. if (s_need_update_ccompare[core_id]) {
  383. s_need_update_ccompare[core_id] = false;
  384. }
  385. #endif
  386. portEXIT_CRITICAL_ISR(&s_switch_lock);
  387. } while (true);
  388. if (new_mode == s_mode) {
  389. portEXIT_CRITICAL_ISR(&s_switch_lock);
  390. return;
  391. }
  392. s_is_switching = true;
  393. bool config_changed = s_config_changed;
  394. s_config_changed = false;
  395. portEXIT_CRITICAL_ISR(&s_switch_lock);
  396. rtc_cpu_freq_config_t new_config = s_cpu_freq_by_mode[new_mode];
  397. rtc_cpu_freq_config_t old_config;
  398. if (!config_changed) {
  399. old_config = s_cpu_freq_by_mode[s_mode];
  400. } else {
  401. rtc_clk_cpu_freq_get_config(&old_config);
  402. }
  403. if (new_config.freq_mhz != old_config.freq_mhz) {
  404. uint32_t old_ticks_per_us = old_config.freq_mhz;
  405. uint32_t new_ticks_per_us = new_config.freq_mhz;
  406. bool switch_down = new_ticks_per_us < old_ticks_per_us;
  407. ESP_PM_TRACE_ENTER(FREQ_SWITCH, core_id);
  408. if (switch_down) {
  409. on_freq_update(old_ticks_per_us, new_ticks_per_us);
  410. }
  411. if (new_config.source == SOC_CPU_CLK_SRC_PLL) {
  412. rtc_clk_cpu_freq_set_config_fast(&new_config);
  413. #if SOC_SPI_MEM_SUPPORT_TIMING_TUNING
  414. mspi_timing_change_speed_mode_cache_safe(false);
  415. #endif
  416. } else {
  417. #if SOC_SPI_MEM_SUPPORT_TIMING_TUNING
  418. mspi_timing_change_speed_mode_cache_safe(true);
  419. #endif
  420. rtc_clk_cpu_freq_set_config_fast(&new_config);
  421. }
  422. if (!switch_down) {
  423. on_freq_update(old_ticks_per_us, new_ticks_per_us);
  424. }
  425. ESP_PM_TRACE_EXIT(FREQ_SWITCH, core_id);
  426. }
  427. portENTER_CRITICAL_ISR(&s_switch_lock);
  428. s_mode = new_mode;
  429. s_is_switching = false;
  430. portEXIT_CRITICAL_ISR(&s_switch_lock);
  431. }
  432. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  433. /**
  434. * @brief Calculate new CCOMPARE value based on s_ccount_{mul,div}
  435. *
  436. * Adjusts CCOMPARE value so that the interrupt happens at the same time as it
  437. * would happen without the frequency change.
  438. * Assumes that the new_frequency = old_frequency * s_ccount_mul / s_ccount_div.
  439. */
  440. static void IRAM_ATTR update_ccompare(void)
  441. {
  442. #if CONFIG_PM_UPDATE_CCOMPARE_HLI_WORKAROUND
  443. /* disable level 4 and below */
  444. uint32_t irq_status = XTOS_SET_INTLEVEL(XCHAL_DEBUGLEVEL - 2);
  445. #endif
  446. uint32_t ccount = esp_cpu_get_cycle_count();
  447. uint32_t ccompare = XTHAL_GET_CCOMPARE(XT_TIMER_INDEX);
  448. if ((ccompare - CCOMPARE_MIN_CYCLES_IN_FUTURE) - ccount < UINT32_MAX / 2) {
  449. uint32_t diff = ccompare - ccount;
  450. uint32_t diff_scaled = (diff * s_ccount_mul + s_ccount_div - 1) / s_ccount_div;
  451. if (diff_scaled < _xt_tick_divisor) {
  452. uint32_t new_ccompare = ccount + diff_scaled;
  453. XTHAL_SET_CCOMPARE(XT_TIMER_INDEX, new_ccompare);
  454. }
  455. }
  456. #if CONFIG_PM_UPDATE_CCOMPARE_HLI_WORKAROUND
  457. XTOS_RESTORE_INTLEVEL(irq_status);
  458. #endif
  459. }
  460. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  461. static void IRAM_ATTR leave_idle(void)
  462. {
  463. int core_id = xPortGetCoreID();
  464. if (s_core_idle[core_id]) {
  465. // TODO: possible optimization: raise frequency here first
  466. esp_pm_lock_acquire(s_rtos_lock_handle[core_id]);
  467. s_core_idle[core_id] = false;
  468. }
  469. }
  470. #if CONFIG_FREERTOS_USE_TICKLESS_IDLE
  471. esp_err_t esp_pm_register_skip_light_sleep_callback(skip_light_sleep_cb_t cb)
  472. {
  473. _lock_acquire(&s_skip_light_sleep_lock);
  474. for (int i = 0; i < PERIPH_SKIP_LIGHT_SLEEP_NO; i++) {
  475. if (s_periph_skip_light_sleep_cb[i] == cb) {
  476. _lock_release(&s_skip_light_sleep_lock);
  477. return ESP_OK;
  478. } else if (s_periph_skip_light_sleep_cb[i] == NULL) {
  479. s_periph_skip_light_sleep_cb[i] = cb;
  480. _lock_release(&s_skip_light_sleep_lock);
  481. return ESP_OK;
  482. }
  483. }
  484. _lock_release(&s_skip_light_sleep_lock);
  485. return ESP_ERR_NO_MEM;
  486. }
  487. esp_err_t esp_pm_unregister_skip_light_sleep_callback(skip_light_sleep_cb_t cb)
  488. {
  489. _lock_acquire(&s_skip_light_sleep_lock);
  490. for (int i = 0; i < PERIPH_SKIP_LIGHT_SLEEP_NO; i++) {
  491. if (s_periph_skip_light_sleep_cb[i] == cb) {
  492. s_periph_skip_light_sleep_cb[i] = NULL;
  493. _lock_release(&s_skip_light_sleep_lock);
  494. return ESP_OK;
  495. }
  496. }
  497. _lock_release(&s_skip_light_sleep_lock);
  498. return ESP_ERR_INVALID_STATE;
  499. }
  500. static inline bool IRAM_ATTR periph_should_skip_light_sleep(void)
  501. {
  502. if (s_light_sleep_en) {
  503. for (int i = 0; i < PERIPH_SKIP_LIGHT_SLEEP_NO; i++) {
  504. if (s_periph_skip_light_sleep_cb[i]) {
  505. if (s_periph_skip_light_sleep_cb[i]() == true) {
  506. return true;
  507. }
  508. }
  509. }
  510. }
  511. return false;
  512. }
  513. static inline bool IRAM_ATTR should_skip_light_sleep(int core_id)
  514. {
  515. #if portNUM_PROCESSORS == 2
  516. if (s_skip_light_sleep[core_id]) {
  517. s_skip_light_sleep[core_id] = false;
  518. s_skipped_light_sleep[core_id] = true;
  519. return true;
  520. }
  521. #endif // portNUM_PROCESSORS == 2
  522. if (s_mode != PM_MODE_LIGHT_SLEEP || s_is_switching || periph_should_skip_light_sleep()) {
  523. s_skipped_light_sleep[core_id] = true;
  524. } else {
  525. s_skipped_light_sleep[core_id] = false;
  526. }
  527. return s_skipped_light_sleep[core_id];
  528. }
  529. static inline void IRAM_ATTR other_core_should_skip_light_sleep(int core_id)
  530. {
  531. #if portNUM_PROCESSORS == 2
  532. s_skip_light_sleep[!core_id] = true;
  533. #endif
  534. }
  535. void IRAM_ATTR vApplicationSleep( TickType_t xExpectedIdleTime )
  536. {
  537. portENTER_CRITICAL(&s_switch_lock);
  538. int core_id = xPortGetCoreID();
  539. if (!should_skip_light_sleep(core_id)) {
  540. /* Calculate how much we can sleep */
  541. int64_t next_esp_timer_alarm = esp_timer_get_next_alarm_for_wake_up();
  542. int64_t now = esp_timer_get_time();
  543. int64_t time_until_next_alarm = next_esp_timer_alarm - now;
  544. int64_t wakeup_delay_us = portTICK_PERIOD_MS * 1000LL * xExpectedIdleTime;
  545. int64_t sleep_time_us = MIN(wakeup_delay_us, time_until_next_alarm);
  546. if (sleep_time_us >= configEXPECTED_IDLE_TIME_BEFORE_SLEEP * portTICK_PERIOD_MS * 1000LL) {
  547. esp_sleep_enable_timer_wakeup(sleep_time_us - LIGHT_SLEEP_EARLY_WAKEUP_US);
  548. #if CONFIG_PM_TRACE && SOC_PM_SUPPORT_RTC_PERIPH_PD
  549. /* to force tracing GPIOs to keep state */
  550. esp_sleep_pd_config(ESP_PD_DOMAIN_RTC_PERIPH, ESP_PD_OPTION_ON);
  551. #endif
  552. /* Enter sleep */
  553. ESP_PM_TRACE_ENTER(SLEEP, core_id);
  554. int64_t sleep_start = esp_timer_get_time();
  555. if (esp_light_sleep_start() != ESP_OK){
  556. #ifdef WITH_PROFILING
  557. s_light_sleep_reject_counts++;
  558. } else {
  559. s_light_sleep_counts++;
  560. #endif
  561. }
  562. int64_t slept_us = esp_timer_get_time() - sleep_start;
  563. ESP_PM_TRACE_EXIT(SLEEP, core_id);
  564. uint32_t slept_ticks = slept_us / (portTICK_PERIOD_MS * 1000LL);
  565. if (slept_ticks > 0) {
  566. /* Adjust RTOS tick count based on the amount of time spent in sleep */
  567. vTaskStepTick(slept_ticks);
  568. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  569. /* Trigger tick interrupt, since sleep time was longer
  570. * than portTICK_PERIOD_MS. Note that setting INTSET does not
  571. * work for timer interrupt, and changing CCOMPARE would clear
  572. * the interrupt flag.
  573. */
  574. esp_cpu_set_cycle_count(XTHAL_GET_CCOMPARE(XT_TIMER_INDEX) - 16);
  575. while (!(XTHAL_GET_INTERRUPT() & BIT(XT_TIMER_INTNUM))) {
  576. ;
  577. }
  578. #else
  579. portYIELD_WITHIN_API();
  580. #endif
  581. }
  582. other_core_should_skip_light_sleep(core_id);
  583. }
  584. }
  585. portEXIT_CRITICAL(&s_switch_lock);
  586. }
  587. #endif //CONFIG_FREERTOS_USE_TICKLESS_IDLE
  588. #ifdef WITH_PROFILING
  589. void esp_pm_impl_dump_stats(FILE* out)
  590. {
  591. pm_time_t time_in_mode[PM_MODE_COUNT];
  592. portENTER_CRITICAL_ISR(&s_switch_lock);
  593. memcpy(time_in_mode, s_time_in_mode, sizeof(time_in_mode));
  594. pm_time_t last_mode_change_time = s_last_mode_change_time;
  595. pm_mode_t cur_mode = s_mode;
  596. pm_time_t now = pm_get_time();
  597. bool light_sleep_en = s_light_sleep_en;
  598. uint32_t light_sleep_counts = s_light_sleep_counts;
  599. uint32_t light_sleep_reject_counts = s_light_sleep_reject_counts;
  600. portEXIT_CRITICAL_ISR(&s_switch_lock);
  601. time_in_mode[cur_mode] += now - last_mode_change_time;
  602. fprintf(out, "\nMode stats:\n");
  603. fprintf(out, "%-8s %-10s %-10s %-10s\n", "Mode", "CPU_freq", "Time(us)", "Time(%)");
  604. for (int i = 0; i < PM_MODE_COUNT; ++i) {
  605. if (i == PM_MODE_LIGHT_SLEEP && !light_sleep_en) {
  606. /* don't display light sleep mode if it's not enabled */
  607. continue;
  608. }
  609. fprintf(out, "%-8s %-3"PRIu32"M%-7s %-10lld %-2d%%\n",
  610. s_mode_names[i],
  611. s_cpu_freq_by_mode[i].freq_mhz,
  612. "", //Empty space to align columns
  613. time_in_mode[i],
  614. (int) (time_in_mode[i] * 100 / now));
  615. }
  616. if (light_sleep_en){
  617. fprintf(out, "\nSleep stats:\n");
  618. fprintf(out, "light_sleep_counts:%ld light_sleep_reject_counts:%ld\n", light_sleep_counts, light_sleep_reject_counts);
  619. }
  620. }
  621. #endif // WITH_PROFILING
  622. int esp_pm_impl_get_cpu_freq(pm_mode_t mode)
  623. {
  624. int freq_mhz;
  625. if (mode >= PM_MODE_LIGHT_SLEEP && mode < PM_MODE_COUNT) {
  626. portENTER_CRITICAL(&s_switch_lock);
  627. freq_mhz = s_cpu_freq_by_mode[mode].freq_mhz;
  628. portEXIT_CRITICAL(&s_switch_lock);
  629. } else {
  630. abort();
  631. }
  632. return freq_mhz;
  633. }
  634. void esp_pm_impl_init(void)
  635. {
  636. #if defined(CONFIG_ESP_CONSOLE_UART)
  637. //This clock source should be a source which won't be affected by DFS
  638. uart_sclk_t clk_source = UART_SCLK_DEFAULT;
  639. #if SOC_UART_SUPPORT_REF_TICK
  640. clk_source = UART_SCLK_REF_TICK;
  641. #elif SOC_UART_SUPPORT_XTAL_CLK
  642. clk_source = UART_SCLK_XTAL;
  643. #else
  644. #error "No UART clock source is aware of DFS"
  645. #endif // SOC_UART_SUPPORT_xxx
  646. while(!uart_ll_is_tx_idle(UART_LL_GET_HW(CONFIG_ESP_CONSOLE_UART_NUM)));
  647. /* When DFS is enabled, override system setting and use REFTICK as UART clock source */
  648. uart_ll_set_sclk(UART_LL_GET_HW(CONFIG_ESP_CONSOLE_UART_NUM), (soc_module_clk_t)clk_source);
  649. uint32_t sclk_freq;
  650. esp_err_t err = uart_get_sclk_freq(clk_source, &sclk_freq);
  651. assert(err == ESP_OK);
  652. uart_ll_set_baudrate(UART_LL_GET_HW(CONFIG_ESP_CONSOLE_UART_NUM), CONFIG_ESP_CONSOLE_UART_BAUDRATE, sclk_freq);
  653. #endif // CONFIG_ESP_CONSOLE_UART
  654. #ifdef CONFIG_PM_TRACE
  655. esp_pm_trace_init();
  656. #endif
  657. ESP_ERROR_CHECK(esp_pm_lock_create(ESP_PM_CPU_FREQ_MAX, 0, "rtos0",
  658. &s_rtos_lock_handle[0]));
  659. ESP_ERROR_CHECK(esp_pm_lock_acquire(s_rtos_lock_handle[0]));
  660. #if portNUM_PROCESSORS == 2
  661. ESP_ERROR_CHECK(esp_pm_lock_create(ESP_PM_CPU_FREQ_MAX, 0, "rtos1",
  662. &s_rtos_lock_handle[1]));
  663. ESP_ERROR_CHECK(esp_pm_lock_acquire(s_rtos_lock_handle[1]));
  664. #endif // portNUM_PROCESSORS == 2
  665. /* Configure all modes to use the default CPU frequency.
  666. * This will be modified later by a call to esp_pm_configure.
  667. */
  668. rtc_cpu_freq_config_t default_config;
  669. if (!rtc_clk_cpu_freq_mhz_to_config(CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ, &default_config)) {
  670. assert(false && "unsupported frequency");
  671. }
  672. for (size_t i = 0; i < PM_MODE_COUNT; ++i) {
  673. s_cpu_freq_by_mode[i] = default_config;
  674. }
  675. #ifdef CONFIG_PM_DFS_INIT_AUTO
  676. int xtal_freq_mhz = esp_clk_xtal_freq() / MHZ;
  677. esp_pm_config_t cfg = {
  678. .max_freq_mhz = CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ,
  679. .min_freq_mhz = xtal_freq_mhz,
  680. };
  681. esp_pm_configure(&cfg);
  682. #endif //CONFIG_PM_DFS_INIT_AUTO
  683. }
  684. void esp_pm_impl_idle_hook(void)
  685. {
  686. int core_id = xPortGetCoreID();
  687. #if CONFIG_FREERTOS_SMP
  688. uint32_t state = portDISABLE_INTERRUPTS();
  689. #else
  690. uint32_t state = portSET_INTERRUPT_MASK_FROM_ISR();
  691. #endif
  692. if (!s_core_idle[core_id]
  693. #ifdef CONFIG_FREERTOS_USE_TICKLESS_IDLE
  694. && !periph_should_skip_light_sleep()
  695. #endif
  696. ) {
  697. esp_pm_lock_release(s_rtos_lock_handle[core_id]);
  698. s_core_idle[core_id] = true;
  699. }
  700. #if CONFIG_FREERTOS_SMP
  701. portRESTORE_INTERRUPTS(state);
  702. #else
  703. portCLEAR_INTERRUPT_MASK_FROM_ISR(state);
  704. #endif
  705. ESP_PM_TRACE_ENTER(IDLE, core_id);
  706. }
  707. void IRAM_ATTR esp_pm_impl_isr_hook(void)
  708. {
  709. int core_id = xPortGetCoreID();
  710. ESP_PM_TRACE_ENTER(ISR_HOOK, core_id);
  711. /* Prevent higher level interrupts (than the one this function was called from)
  712. * from happening in this section, since they will also call into esp_pm_impl_isr_hook.
  713. */
  714. #if CONFIG_FREERTOS_SMP
  715. uint32_t state = portDISABLE_INTERRUPTS();
  716. #else
  717. uint32_t state = portSET_INTERRUPT_MASK_FROM_ISR();
  718. #endif
  719. #if defined(CONFIG_FREERTOS_SYSTICK_USES_CCOUNT) && (portNUM_PROCESSORS == 2)
  720. if (s_need_update_ccompare[core_id]) {
  721. update_ccompare();
  722. s_need_update_ccompare[core_id] = false;
  723. } else {
  724. leave_idle();
  725. }
  726. #else
  727. leave_idle();
  728. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT && portNUM_PROCESSORS == 2
  729. #if CONFIG_FREERTOS_SMP
  730. portRESTORE_INTERRUPTS(state);
  731. #else
  732. portCLEAR_INTERRUPT_MASK_FROM_ISR(state);
  733. #endif
  734. ESP_PM_TRACE_EXIT(ISR_HOOK, core_id);
  735. }
  736. void esp_pm_impl_waiti(void)
  737. {
  738. #if CONFIG_FREERTOS_USE_TICKLESS_IDLE
  739. int core_id = xPortGetCoreID();
  740. if (s_skipped_light_sleep[core_id]) {
  741. esp_cpu_wait_for_intr();
  742. /* Interrupt took the CPU out of waiti and s_rtos_lock_handle[core_id]
  743. * is now taken. However since we are back to idle task, we can release
  744. * the lock so that vApplicationSleep can attempt to enter light sleep.
  745. */
  746. esp_pm_impl_idle_hook();
  747. }
  748. s_skipped_light_sleep[core_id] = true;
  749. #else
  750. esp_cpu_wait_for_intr();
  751. #endif // CONFIG_FREERTOS_USE_TICKLESS_IDLE
  752. }