rtc_module.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. // you may not use this file except in compliance with the License.
  2. // You may obtain a copy of the License at
  3. // http://www.apache.org/licenses/LICENSE-2.0
  4. //
  5. // Unless required by applicable law or agreed to in writing, software
  6. // distributed under the License is distributed on an "AS IS" BASIS,
  7. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  8. // See the License for the specific language governing permissions and
  9. // limitations under the License.
  10. #include <esp_types.h>
  11. #include <stdlib.h>
  12. #include <ctype.h>
  13. #include "rom/ets_sys.h"
  14. #include "esp_log.h"
  15. #include "soc/rtc_io_reg.h"
  16. #include "soc/sens_reg.h"
  17. #include "soc/rtc_cntl_reg.h"
  18. #include "rtc_io.h"
  19. #include "touch_pad.h"
  20. #include "adc.h"
  21. #include "dac.h"
  22. #include "freertos/FreeRTOS.h"
  23. #include "freertos/xtensa_api.h"
  24. #include "freertos/semphr.h"
  25. static const char *RTC_MODULE_TAG = "RTC_MODULE";
  26. #define RTC_MODULE_CHECK(a, str, ret_val) if (!(a)) { \
  27. ESP_LOGE(RTC_MODULE_TAG,"%s:%d (%s):%s", __FILE__, __LINE__, __FUNCTION__, str); \
  28. return (ret_val); \
  29. }
  30. #define ADC1_CHECK_FUNCTION_RET(fun_ret) if(fun_ret!=ESP_OK){\
  31. ESP_LOGE(RTC_MODULE_TAG,"%s:%d\n",__FUNCTION__,__LINE__);\
  32. return ESP_FAIL;\
  33. }
  34. portMUX_TYPE rtc_spinlock = portMUX_INITIALIZER_UNLOCKED;
  35. static xSemaphoreHandle rtc_touch_sem = NULL;
  36. //Reg,Mux,Fun,IE,Up,Down,Rtc_number
  37. const rtc_gpio_desc_t rtc_gpio_desc[GPIO_PIN_COUNT] = {
  38. {RTC_IO_TOUCH_PAD1_REG, RTC_IO_TOUCH_PAD1_MUX_SEL_M, RTC_IO_TOUCH_PAD1_FUN_SEL_S, RTC_IO_TOUCH_PAD1_FUN_IE_M, RTC_IO_TOUCH_PAD1_RUE_M, RTC_IO_TOUCH_PAD1_RDE_M, RTC_IO_TOUCH_PAD1_SLP_SEL_M, RTC_IO_TOUCH_PAD1_SLP_IE_M, RTC_IO_TOUCH_PAD1_HOLD_M, RTC_CNTL_TOUCH_PAD1_HOLD_FORCE_M, 11}, //0
  39. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //1
  40. {RTC_IO_TOUCH_PAD2_REG, RTC_IO_TOUCH_PAD2_MUX_SEL_M, RTC_IO_TOUCH_PAD2_FUN_SEL_S, RTC_IO_TOUCH_PAD2_FUN_IE_M, RTC_IO_TOUCH_PAD2_RUE_M, RTC_IO_TOUCH_PAD2_RDE_M, RTC_IO_TOUCH_PAD2_SLP_SEL_M, RTC_IO_TOUCH_PAD2_SLP_IE_M, RTC_IO_TOUCH_PAD2_HOLD_M, RTC_CNTL_TOUCH_PAD2_HOLD_FORCE_M, 12}, //2
  41. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //3
  42. {RTC_IO_TOUCH_PAD0_REG, RTC_IO_TOUCH_PAD0_MUX_SEL_M, RTC_IO_TOUCH_PAD0_FUN_SEL_S, RTC_IO_TOUCH_PAD0_FUN_IE_M, RTC_IO_TOUCH_PAD0_RUE_M, RTC_IO_TOUCH_PAD0_RDE_M, RTC_IO_TOUCH_PAD0_SLP_SEL_M, RTC_IO_TOUCH_PAD0_SLP_IE_M, RTC_IO_TOUCH_PAD0_HOLD_M, RTC_CNTL_TOUCH_PAD0_HOLD_FORCE_M, 10}, //4
  43. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //5
  44. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //6
  45. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //7
  46. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //8
  47. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //9
  48. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //10
  49. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //11
  50. {RTC_IO_TOUCH_PAD5_REG, RTC_IO_TOUCH_PAD5_MUX_SEL_M, RTC_IO_TOUCH_PAD5_FUN_SEL_S, RTC_IO_TOUCH_PAD5_FUN_IE_M, RTC_IO_TOUCH_PAD5_RUE_M, RTC_IO_TOUCH_PAD5_RDE_M, RTC_IO_TOUCH_PAD5_SLP_SEL_M, RTC_IO_TOUCH_PAD5_SLP_IE_M, RTC_IO_TOUCH_PAD5_HOLD_M, RTC_CNTL_TOUCH_PAD5_HOLD_FORCE_M, 15}, //12
  51. {RTC_IO_TOUCH_PAD4_REG, RTC_IO_TOUCH_PAD4_MUX_SEL_M, RTC_IO_TOUCH_PAD4_FUN_SEL_S, RTC_IO_TOUCH_PAD4_FUN_IE_M, RTC_IO_TOUCH_PAD4_RUE_M, RTC_IO_TOUCH_PAD4_RDE_M, RTC_IO_TOUCH_PAD4_SLP_SEL_M, RTC_IO_TOUCH_PAD4_SLP_IE_M, RTC_IO_TOUCH_PAD4_HOLD_M, RTC_CNTL_TOUCH_PAD4_HOLD_FORCE_M, 14}, //13
  52. {RTC_IO_TOUCH_PAD6_REG, RTC_IO_TOUCH_PAD6_MUX_SEL_M, RTC_IO_TOUCH_PAD6_FUN_SEL_S, RTC_IO_TOUCH_PAD6_FUN_IE_M, RTC_IO_TOUCH_PAD6_RUE_M, RTC_IO_TOUCH_PAD6_RDE_M, RTC_IO_TOUCH_PAD6_SLP_SEL_M, RTC_IO_TOUCH_PAD6_SLP_IE_M, RTC_IO_TOUCH_PAD6_HOLD_M, RTC_CNTL_TOUCH_PAD6_HOLD_FORCE_M, 16}, //14
  53. {RTC_IO_TOUCH_PAD3_REG, RTC_IO_TOUCH_PAD3_MUX_SEL_M, RTC_IO_TOUCH_PAD3_FUN_SEL_S, RTC_IO_TOUCH_PAD3_FUN_IE_M, RTC_IO_TOUCH_PAD3_RUE_M, RTC_IO_TOUCH_PAD3_RDE_M, RTC_IO_TOUCH_PAD3_SLP_SEL_M, RTC_IO_TOUCH_PAD3_SLP_IE_M, RTC_IO_TOUCH_PAD3_HOLD_M, RTC_CNTL_TOUCH_PAD3_HOLD_FORCE_M, 13}, //15
  54. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //16
  55. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //17
  56. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //18
  57. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //19
  58. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //20
  59. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //21
  60. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //22
  61. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //23
  62. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //24
  63. {RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_MUX_SEL_M, RTC_IO_PDAC1_FUN_SEL_S, RTC_IO_PDAC1_FUN_IE_M, RTC_IO_PDAC1_RUE_M, RTC_IO_PDAC1_RDE_M, RTC_IO_PDAC1_SLP_SEL_M, RTC_IO_PDAC1_SLP_IE_M, RTC_IO_PDAC1_HOLD_M, RTC_CNTL_PDAC1_HOLD_FORCE_M, 6}, //25
  64. {RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_MUX_SEL_M, RTC_IO_PDAC2_FUN_SEL_S, RTC_IO_PDAC2_FUN_IE_M, RTC_IO_PDAC2_RUE_M, RTC_IO_PDAC2_RDE_M, RTC_IO_PDAC2_SLP_SEL_M, RTC_IO_PDAC2_SLP_IE_M, RTC_IO_PDAC2_HOLD_M, RTC_CNTL_PDAC1_HOLD_FORCE_M, 7}, //26
  65. {RTC_IO_TOUCH_PAD7_REG, RTC_IO_TOUCH_PAD7_MUX_SEL_M, RTC_IO_TOUCH_PAD7_FUN_SEL_S, RTC_IO_TOUCH_PAD7_FUN_IE_M, RTC_IO_TOUCH_PAD7_RUE_M, RTC_IO_TOUCH_PAD7_RDE_M, RTC_IO_TOUCH_PAD7_SLP_SEL_M, RTC_IO_TOUCH_PAD7_SLP_IE_M, RTC_IO_TOUCH_PAD7_HOLD_M, RTC_CNTL_TOUCH_PAD7_HOLD_FORCE_M, 17}, //27
  66. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //28
  67. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //29
  68. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //30
  69. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //31
  70. {RTC_IO_XTAL_32K_PAD_REG, RTC_IO_X32P_MUX_SEL_M, RTC_IO_X32P_FUN_SEL_S, RTC_IO_X32P_FUN_IE_M, RTC_IO_X32P_RUE_M, RTC_IO_X32P_RDE_M, RTC_IO_X32P_SLP_SEL_M, RTC_IO_X32P_SLP_IE_M, RTC_IO_X32P_HOLD_M, RTC_CNTL_X32P_HOLD_FORCE_M, 9}, //32
  71. {RTC_IO_XTAL_32K_PAD_REG, RTC_IO_X32N_MUX_SEL_M, RTC_IO_X32N_FUN_SEL_S, RTC_IO_X32N_FUN_IE_M, RTC_IO_X32N_RUE_M, RTC_IO_X32N_RDE_M, RTC_IO_X32N_SLP_SEL_M, RTC_IO_X32N_SLP_IE_M, RTC_IO_X32N_HOLD_M, RTC_CNTL_X32N_HOLD_FORCE_M, 8}, //33
  72. {RTC_IO_ADC_PAD_REG, RTC_IO_ADC1_MUX_SEL_M, RTC_IO_ADC1_FUN_SEL_S, RTC_IO_ADC1_FUN_IE_M, 0, 0, RTC_IO_ADC1_SLP_SEL_M, RTC_IO_ADC1_SLP_IE_M, RTC_IO_ADC1_HOLD_M, RTC_CNTL_ADC1_HOLD_FORCE_M, 4}, //34
  73. {RTC_IO_ADC_PAD_REG, RTC_IO_ADC2_MUX_SEL_M, RTC_IO_ADC2_FUN_SEL_S, RTC_IO_ADC2_FUN_IE_M, 0, 0, RTC_IO_ADC2_SLP_SEL_M, RTC_IO_ADC2_SLP_IE_M, RTC_IO_ADC1_HOLD_M, RTC_CNTL_ADC2_HOLD_FORCE_M, 5}, //35
  74. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE1_MUX_SEL_M, RTC_IO_SENSE1_FUN_SEL_S, RTC_IO_SENSE1_FUN_IE_M, 0, 0, RTC_IO_SENSE1_SLP_SEL_M, RTC_IO_SENSE1_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE1_HOLD_FORCE_M, 0}, //36
  75. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE2_MUX_SEL_M, RTC_IO_SENSE2_FUN_SEL_S, RTC_IO_SENSE2_FUN_IE_M, 0, 0, RTC_IO_SENSE2_SLP_SEL_M, RTC_IO_SENSE2_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE2_HOLD_FORCE_M, 1}, //37
  76. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE3_MUX_SEL_M, RTC_IO_SENSE3_FUN_SEL_S, RTC_IO_SENSE3_FUN_IE_M, 0, 0, RTC_IO_SENSE3_SLP_SEL_M, RTC_IO_SENSE3_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE3_HOLD_FORCE_M, 2}, //38
  77. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE4_MUX_SEL_M, RTC_IO_SENSE4_FUN_SEL_S, RTC_IO_SENSE4_FUN_IE_M, 0, 0, RTC_IO_SENSE4_SLP_SEL_M, RTC_IO_SENSE4_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE4_HOLD_FORCE_M, 3}, //39
  78. };
  79. /*---------------------------------------------------------------
  80. RTC IO
  81. ---------------------------------------------------------------*/
  82. esp_err_t rtc_gpio_init(gpio_num_t gpio_num)
  83. {
  84. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  85. portENTER_CRITICAL(&rtc_spinlock);
  86. // 0: GPIO connected to digital GPIO module. 1: GPIO connected to analog RTC module.
  87. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, (rtc_gpio_desc[gpio_num].mux));
  88. //0:RTC FUNCIOTN 1,2,3:Reserved
  89. SET_PERI_REG_BITS(rtc_gpio_desc[gpio_num].reg, RTC_IO_TOUCH_PAD1_FUN_SEL_V, 0x0, rtc_gpio_desc[gpio_num].func);
  90. portEXIT_CRITICAL(&rtc_spinlock);
  91. return ESP_OK;
  92. }
  93. esp_err_t rtc_gpio_deinit(gpio_num_t gpio_num)
  94. {
  95. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  96. portENTER_CRITICAL(&rtc_spinlock);
  97. //Select Gpio as Digital Gpio
  98. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, (rtc_gpio_desc[gpio_num].mux));
  99. portEXIT_CRITICAL(&rtc_spinlock);
  100. return ESP_OK;
  101. }
  102. static esp_err_t rtc_gpio_output_enable(gpio_num_t gpio_num)
  103. {
  104. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  105. RTC_MODULE_CHECK(rtc_gpio_num != -1, "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  106. SET_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TS_S)));
  107. CLEAR_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TC_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TC_S)));
  108. return ESP_OK;
  109. }
  110. static esp_err_t rtc_gpio_output_disable(gpio_num_t gpio_num)
  111. {
  112. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  113. RTC_MODULE_CHECK(rtc_gpio_num != -1, "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  114. CLEAR_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TS_S)));
  115. SET_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TC_REG, (1 << ( rtc_gpio_num + RTC_GPIO_ENABLE_W1TC_S)));
  116. return ESP_OK;
  117. }
  118. static esp_err_t rtc_gpio_input_enable(gpio_num_t gpio_num)
  119. {
  120. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  121. portENTER_CRITICAL(&rtc_spinlock);
  122. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].ie);
  123. portEXIT_CRITICAL(&rtc_spinlock);
  124. return ESP_OK;
  125. }
  126. static esp_err_t rtc_gpio_input_disable(gpio_num_t gpio_num)
  127. {
  128. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  129. portENTER_CRITICAL(&rtc_spinlock);
  130. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].ie);
  131. portEXIT_CRITICAL(&rtc_spinlock);
  132. return ESP_OK;
  133. }
  134. esp_err_t rtc_gpio_set_level(gpio_num_t gpio_num, uint32_t level)
  135. {
  136. int rtc_gpio_num = rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;;
  137. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  138. if (level) {
  139. WRITE_PERI_REG(RTC_GPIO_OUT_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_OUT_DATA_W1TS_S)));
  140. } else {
  141. WRITE_PERI_REG(RTC_GPIO_OUT_W1TC_REG, (1 << (rtc_gpio_num + RTC_GPIO_OUT_DATA_W1TC_S)));
  142. }
  143. return ESP_OK;
  144. }
  145. uint32_t rtc_gpio_get_level(gpio_num_t gpio_num)
  146. {
  147. uint32_t level = 0;
  148. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  149. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  150. portENTER_CRITICAL(&rtc_spinlock);
  151. level = READ_PERI_REG(RTC_GPIO_IN_REG);
  152. portEXIT_CRITICAL(&rtc_spinlock);
  153. return ((level >> (RTC_GPIO_IN_NEXT_S + rtc_gpio_num)) & 0x01);
  154. }
  155. esp_err_t rtc_gpio_set_direction(gpio_num_t gpio_num, rtc_gpio_mode_t mode)
  156. {
  157. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  158. switch (mode) {
  159. case RTC_GPIO_MODE_INPUT_ONLY:
  160. rtc_gpio_output_disable(gpio_num);
  161. rtc_gpio_input_enable(gpio_num);
  162. break;
  163. case RTC_GPIO_MODE_OUTPUT_ONLY:
  164. rtc_gpio_output_enable(gpio_num);
  165. rtc_gpio_input_disable(gpio_num);
  166. break;
  167. case RTC_GPIO_MODE_INPUT_OUTUT:
  168. rtc_gpio_output_enable(gpio_num);
  169. rtc_gpio_input_enable(gpio_num);
  170. break;
  171. case RTC_GPIO_MODE_DISABLED:
  172. rtc_gpio_output_disable(gpio_num);
  173. rtc_gpio_input_disable(gpio_num);
  174. break;
  175. }
  176. return ESP_OK;
  177. }
  178. esp_err_t rtc_gpio_pullup_en(gpio_num_t gpio_num)
  179. {
  180. //this is a digital pad
  181. if (rtc_gpio_desc[gpio_num].pullup == 0) {
  182. return ESP_ERR_INVALID_ARG;
  183. }
  184. //this is a rtc pad
  185. portENTER_CRITICAL(&rtc_spinlock);
  186. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pullup);
  187. portEXIT_CRITICAL(&rtc_spinlock);
  188. return ESP_OK;
  189. }
  190. esp_err_t rtc_gpio_pulldown_en(gpio_num_t gpio_num)
  191. {
  192. //this is a digital pad
  193. if (rtc_gpio_desc[gpio_num].pulldown == 0) {
  194. return ESP_ERR_INVALID_ARG;
  195. }
  196. //this is a rtc pad
  197. portENTER_CRITICAL(&rtc_spinlock);
  198. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pulldown);
  199. portEXIT_CRITICAL(&rtc_spinlock);
  200. return ESP_OK;
  201. }
  202. esp_err_t rtc_gpio_pullup_dis(gpio_num_t gpio_num)
  203. {
  204. //this is a digital pad
  205. if ( rtc_gpio_desc[gpio_num].pullup == 0 ) {
  206. return ESP_ERR_INVALID_ARG;
  207. }
  208. //this is a rtc pad
  209. portENTER_CRITICAL(&rtc_spinlock);
  210. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pullup);
  211. portEXIT_CRITICAL(&rtc_spinlock);
  212. return ESP_OK;
  213. }
  214. esp_err_t rtc_gpio_pulldown_dis(gpio_num_t gpio_num)
  215. {
  216. //this is a digital pad
  217. if (rtc_gpio_desc[gpio_num].pulldown == 0) {
  218. return ESP_ERR_INVALID_ARG;
  219. }
  220. //this is a rtc pad
  221. portENTER_CRITICAL(&rtc_spinlock);
  222. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pulldown);
  223. portEXIT_CRITICAL(&rtc_spinlock);
  224. return ESP_OK;
  225. }
  226. esp_err_t rtc_gpio_hold_en(gpio_num_t gpio_num)
  227. {
  228. // check if an RTC IO
  229. if (rtc_gpio_desc[gpio_num].pullup == 0) {
  230. return ESP_ERR_INVALID_ARG;
  231. }
  232. portENTER_CRITICAL(&rtc_spinlock);
  233. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].hold);
  234. portEXIT_CRITICAL(&rtc_spinlock);
  235. return ESP_OK;
  236. }
  237. esp_err_t rtc_gpio_hold_dis(gpio_num_t gpio_num)
  238. {
  239. // check if an RTC IO
  240. if (rtc_gpio_desc[gpio_num].pullup == 0) {
  241. return ESP_ERR_INVALID_ARG;
  242. }
  243. portENTER_CRITICAL(&rtc_spinlock);
  244. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].hold);
  245. portEXIT_CRITICAL(&rtc_spinlock);
  246. return ESP_OK;
  247. }
  248. void rtc_gpio_force_hold_dis_all()
  249. {
  250. for (int gpio = 0; gpio < GPIO_PIN_COUNT; ++gpio) {
  251. const rtc_gpio_desc_t* desc = &rtc_gpio_desc[gpio];
  252. if (desc->hold_force != 0) {
  253. REG_CLR_BIT(RTC_CNTL_HOLD_FORCE_REG, desc->hold_force);
  254. }
  255. }
  256. }
  257. /*---------------------------------------------------------------
  258. Touch Pad
  259. ---------------------------------------------------------------*/
  260. esp_err_t touch_pad_isr_handler_register(void(*fn)(void *), void *arg, int intr_alloc_flags, touch_isr_handle_t *handle)
  261. {
  262. RTC_MODULE_CHECK(fn, "Touch_Pad ISR null", ESP_ERR_INVALID_ARG);
  263. return esp_intr_alloc(ETS_RTC_CORE_INTR_SOURCE, intr_alloc_flags, fn, arg, handle);
  264. }
  265. static esp_err_t touch_pad_get_io_num(touch_pad_t touch_num, gpio_num_t *gpio_num)
  266. {
  267. switch (touch_num) {
  268. case TOUCH_PAD_NUM0:
  269. *gpio_num = 4;
  270. break;
  271. case TOUCH_PAD_NUM1:
  272. *gpio_num = 0;
  273. break;
  274. case TOUCH_PAD_NUM2:
  275. *gpio_num = 2;
  276. break;
  277. case TOUCH_PAD_NUM3:
  278. *gpio_num = 15;
  279. break;
  280. case TOUCH_PAD_NUM4:
  281. *gpio_num = 13;
  282. break;
  283. case TOUCH_PAD_NUM5:
  284. *gpio_num = 12;
  285. break;
  286. case TOUCH_PAD_NUM6:
  287. *gpio_num = 14;
  288. break;
  289. case TOUCH_PAD_NUM7:
  290. *gpio_num = 27;
  291. break;
  292. case TOUCH_PAD_NUM8:
  293. *gpio_num = 33;
  294. break;
  295. case TOUCH_PAD_NUM9:
  296. *gpio_num = 32;
  297. break;
  298. default:
  299. return ESP_ERR_INVALID_ARG;
  300. }
  301. return ESP_OK;
  302. }
  303. static esp_err_t touch_pad_init_config(uint16_t sleep_cycle, uint16_t sample_cycle_num)
  304. {
  305. xSemaphoreTake(rtc_touch_sem, portMAX_DELAY);
  306. portENTER_CRITICAL(&rtc_spinlock);
  307. SET_PERI_REG_BITS(RTC_IO_TOUCH_CFG_REG, RTC_IO_TOUCH_XPD_BIAS, 1, RTC_IO_TOUCH_XPD_BIAS_S);
  308. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_MEAS_EN_CLR);
  309. //clear touch enable
  310. WRITE_PERI_REG(SENS_SAR_TOUCH_ENABLE_REG, 0x0);
  311. //enable Rtc Touch pad Timer
  312. SET_PERI_REG_MASK(RTC_CNTL_STATE0_REG, RTC_CNTL_TOUCH_SLP_TIMER_EN);
  313. //config pad module sleep time and sample num
  314. //Touch pad SleepCycle Time = 150Khz
  315. SET_PERI_REG_BITS(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_SLEEP_CYCLES, sleep_cycle, SENS_TOUCH_SLEEP_CYCLES_S);//150kHZ
  316. //Touch Pad Measure Time= 8Mhz
  317. SET_PERI_REG_BITS(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_MEAS_DELAY, sample_cycle_num, SENS_TOUCH_MEAS_DELAY_S); //8Mhz
  318. portEXIT_CRITICAL(&rtc_spinlock);
  319. xSemaphoreGive(rtc_touch_sem);
  320. return ESP_OK;
  321. }
  322. esp_err_t touch_pad_init()
  323. {
  324. if(rtc_touch_sem == NULL) {
  325. rtc_touch_sem = xSemaphoreCreateMutex();
  326. }
  327. if(rtc_touch_sem == NULL) {
  328. return ESP_FAIL;
  329. }
  330. return touch_pad_init_config(TOUCH_PAD_SLEEP_CYCLE_CONFIG, TOUCH_PAD_MEASURE_CYCLE_CONFIG);
  331. }
  332. esp_err_t touch_pad_deinit()
  333. {
  334. if(rtc_touch_sem == NULL) {
  335. return ESP_FAIL;
  336. }
  337. vSemaphoreDelete(rtc_touch_sem);
  338. rtc_touch_sem=NULL;
  339. return ESP_OK;
  340. }
  341. static void touch_pad_counter_init(touch_pad_t touch_num)
  342. {
  343. portENTER_CRITICAL(&rtc_spinlock);
  344. //Enable Tie,Init Level(Counter)
  345. SET_PERI_REG_MASK(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_TIE_OPT_M);
  346. //Touch Set Slop(Counter)
  347. SET_PERI_REG_BITS(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_DAC_V, 7, RTC_IO_TOUCH_PAD0_DAC_S);
  348. //Enable Touch Pad IO
  349. SET_PERI_REG_MASK(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_START_M);
  350. portEXIT_CRITICAL(&rtc_spinlock);
  351. }
  352. static void touch_pad_power_on(touch_pad_t touch_num)
  353. {
  354. portENTER_CRITICAL(&rtc_spinlock);
  355. //Enable Touch Pad Power on
  356. SET_PERI_REG_MASK(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_XPD_M);
  357. portEXIT_CRITICAL(&rtc_spinlock);
  358. }
  359. static void toch_pad_io_init(touch_pad_t touch_num)
  360. {
  361. gpio_num_t gpio_num = GPIO_NUM_0;
  362. touch_pad_get_io_num(touch_num, &gpio_num);
  363. rtc_gpio_init(gpio_num);
  364. rtc_gpio_set_direction(gpio_num, RTC_GPIO_MODE_DISABLED);
  365. rtc_gpio_pulldown_dis(gpio_num);
  366. rtc_gpio_pullup_dis(gpio_num);
  367. }
  368. static esp_err_t touch_start(touch_pad_t touch_num)
  369. {
  370. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  371. portENTER_CRITICAL(&rtc_spinlock);
  372. //Enable Digital rtc control :work mode and out mode
  373. SET_PERI_REG_MASK(SENS_SAR_TOUCH_ENABLE_REG, (1 << (touch_num + SENS_TOUCH_PAD_WORKEN_S)) | \
  374. (1 << (touch_num + SENS_TOUCH_PAD_OUTEN2_S)) | \
  375. (1 << (touch_num + SENS_TOUCH_PAD_OUTEN1_S)));
  376. portEXIT_CRITICAL(&rtc_spinlock);
  377. return ESP_OK;
  378. }
  379. esp_err_t touch_pad_config(touch_pad_t touch_num, uint16_t threshold)
  380. {
  381. RTC_MODULE_CHECK(rtc_touch_sem != NULL, "Touch pad not initialized", ESP_FAIL);
  382. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  383. xSemaphoreTake(rtc_touch_sem, portMAX_DELAY);
  384. portENTER_CRITICAL(&rtc_spinlock);
  385. //clear touch force ,select the Touch mode is Timer
  386. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_EN_M);
  387. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_FORCE_M);
  388. //set threshold
  389. uint8_t shift;
  390. shift = (touch_num & 1) ? SENS_TOUCH_OUT_TH1_S : SENS_TOUCH_OUT_TH0_S;
  391. SET_PERI_REG_BITS((SENS_SAR_TOUCH_THRES1_REG + (touch_num / 2) * 4), SENS_TOUCH_OUT_TH0, threshold, shift);
  392. //When touch value < threshold ,the Intr will give
  393. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_OUT_SEL);
  394. //Intr will give ,when SET0 < threshold
  395. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_OUT_1EN);
  396. //Enable Rtc Touch Module Intr,the Interrupt need Rtc out Enable
  397. SET_PERI_REG_MASK(RTC_CNTL_INT_ENA_REG, RTC_CNTL_TOUCH_INT_ENA);
  398. portEXIT_CRITICAL(&rtc_spinlock);
  399. xSemaphoreGive(rtc_touch_sem);
  400. touch_pad_power_on(touch_num);
  401. toch_pad_io_init(touch_num);
  402. touch_pad_counter_init(touch_num);
  403. touch_start(touch_num);
  404. return ESP_OK;
  405. }
  406. esp_err_t touch_pad_read(touch_pad_t touch_num, uint16_t *touch_value)
  407. {
  408. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  409. RTC_MODULE_CHECK(touch_value != NULL, "touch_value", ESP_ERR_INVALID_ARG);
  410. RTC_MODULE_CHECK(rtc_touch_sem != NULL, "Touch pad not initialized", ESP_FAIL);
  411. xSemaphoreTake(rtc_touch_sem, portMAX_DELAY);
  412. uint32_t v0 = READ_PERI_REG(SENS_SAR_TOUCH_ENABLE_REG);
  413. portENTER_CRITICAL(&rtc_spinlock);
  414. SET_PERI_REG_MASK(SENS_SAR_TOUCH_ENABLE_REG, (1 << (touch_num)));
  415. //Disable Intr
  416. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_ENABLE_REG, (1 << (touch_num + SENS_TOUCH_PAD_OUTEN2_S)) | \
  417. ((1 << (touch_num + SENS_TOUCH_PAD_OUTEN1_S))));
  418. toch_pad_io_init(touch_num);
  419. touch_pad_counter_init(touch_num);
  420. touch_pad_power_on(touch_num);
  421. //force oneTime test start
  422. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_EN_M);
  423. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_FORCE_M);
  424. SET_PERI_REG_BITS(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_XPD_WAIT, 10, SENS_TOUCH_XPD_WAIT_S);
  425. portEXIT_CRITICAL(&rtc_spinlock);
  426. while (GET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_MEAS_DONE) == 0) {};
  427. uint8_t shift = (touch_num & 1) ? SENS_TOUCH_MEAS_OUT1_S : SENS_TOUCH_MEAS_OUT0_S;
  428. *touch_value = READ_PERI_REG(SENS_SAR_TOUCH_OUT1_REG + (touch_num / 2) * 4) >> shift;
  429. WRITE_PERI_REG(SENS_SAR_TOUCH_ENABLE_REG, v0);
  430. //force oneTime test end
  431. //clear touch force ,select the Touch mode is Timer
  432. portENTER_CRITICAL(&rtc_spinlock);
  433. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_EN_M);
  434. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_FORCE_M);
  435. portEXIT_CRITICAL(&rtc_spinlock);
  436. xSemaphoreGive(rtc_touch_sem);
  437. return ESP_OK;
  438. }
  439. /*---------------------------------------------------------------
  440. ADC
  441. ---------------------------------------------------------------*/
  442. static esp_err_t adc1_pad_get_io_num(adc1_channel_t channel, gpio_num_t *gpio_num)
  443. {
  444. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  445. switch (channel) {
  446. case ADC1_CHANNEL_0:
  447. *gpio_num = 36;
  448. break;
  449. case ADC1_CHANNEL_1:
  450. *gpio_num = 37;
  451. break;
  452. case ADC1_CHANNEL_2:
  453. *gpio_num = 38;
  454. break;
  455. case ADC1_CHANNEL_3:
  456. *gpio_num = 39;
  457. break;
  458. case ADC1_CHANNEL_4:
  459. *gpio_num = 32;
  460. break;
  461. case ADC1_CHANNEL_5:
  462. *gpio_num = 33;
  463. break;
  464. case ADC1_CHANNEL_6:
  465. *gpio_num = 34;
  466. break;
  467. case ADC1_CHANNEL_7:
  468. *gpio_num = 35;
  469. break;
  470. default:
  471. return ESP_ERR_INVALID_ARG;
  472. }
  473. return ESP_OK;
  474. }
  475. static esp_err_t adc1_pad_init(adc1_channel_t channel)
  476. {
  477. gpio_num_t gpio_num = 0;
  478. ADC1_CHECK_FUNCTION_RET(adc1_pad_get_io_num(channel, &gpio_num));
  479. ADC1_CHECK_FUNCTION_RET(rtc_gpio_init(gpio_num));
  480. ADC1_CHECK_FUNCTION_RET(rtc_gpio_output_disable(gpio_num));
  481. ADC1_CHECK_FUNCTION_RET(rtc_gpio_input_disable(gpio_num));
  482. ADC1_CHECK_FUNCTION_RET(gpio_set_pull_mode(gpio_num, GPIO_FLOATING));
  483. return ESP_OK;
  484. }
  485. esp_err_t adc1_config_channel_atten(adc1_channel_t channel, adc_atten_t atten)
  486. {
  487. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  488. RTC_MODULE_CHECK(atten <= ADC_ATTEN_11db, "ADC Atten Err", ESP_ERR_INVALID_ARG);
  489. adc1_pad_init(channel);
  490. portENTER_CRITICAL(&rtc_spinlock);
  491. SET_PERI_REG_BITS(SENS_SAR_ATTEN1_REG, 3, atten, (channel * 2)); //SAR1_atten
  492. portEXIT_CRITICAL(&rtc_spinlock);
  493. return ESP_OK;
  494. }
  495. esp_err_t adc1_config_width(adc_bits_width_t width_bit)
  496. {
  497. portENTER_CRITICAL(&rtc_spinlock);
  498. SET_PERI_REG_BITS(SENS_SAR_START_FORCE_REG, SENS_SAR1_BIT_WIDTH_V, width_bit, SENS_SAR1_BIT_WIDTH_S); //SAR2_BIT_WIDTH[1:0]=0x3, SAR1_BIT_WIDTH[1:0]=0x3
  499. //Invert the adc value,the Output value is invert
  500. SET_PERI_REG_MASK(SENS_SAR_READ_CTRL_REG, SENS_SAR1_DATA_INV);
  501. //Set The adc sample width,invert adc value,must
  502. SET_PERI_REG_BITS(SENS_SAR_READ_CTRL_REG, SENS_SAR1_SAMPLE_BIT_V, width_bit, SENS_SAR1_SAMPLE_BIT_S); //digital sar1_bit_width[1:0]=3
  503. portEXIT_CRITICAL(&rtc_spinlock);
  504. return ESP_OK;
  505. }
  506. int adc1_get_voltage(adc1_channel_t channel)
  507. {
  508. uint16_t adc_value;
  509. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  510. portENTER_CRITICAL(&rtc_spinlock);
  511. //Adc Controler is Rtc module,not ulp coprocessor
  512. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 1, SENS_MEAS1_START_FORCE_S); //force pad mux and force start
  513. //Bit1=0:Fsm Bit1=1(Bit0=0:PownDown Bit10=1:Powerup)
  514. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S); //force XPD_SAR=0, use XPD_FSM
  515. //Disable Amp Bit1=0:Fsm Bit1=1(Bit0=0:PownDown Bit10=1:Powerup)
  516. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_AMP, 0x2, SENS_FORCE_XPD_AMP_S); //force XPD_AMP=0
  517. //Open the ADC1 Data port Not ulp coprocessor
  518. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 1, SENS_SAR1_EN_PAD_FORCE_S); //open the ADC1 data port
  519. //Select channel
  520. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, SENS_SAR1_EN_PAD, (1 << channel), SENS_SAR1_EN_PAD_S); //pad enable
  521. SET_PERI_REG_BITS(SENS_SAR_MEAS_CTRL_REG, 0xfff, 0x0, SENS_AMP_RST_FB_FSM_S); //[11:8]:short ref ground, [7:4]:short ref, [3:0]:rst fb
  522. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT1_REG, SENS_SAR_AMP_WAIT1, 0x1, SENS_SAR_AMP_WAIT1_S);
  523. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT1_REG, SENS_SAR_AMP_WAIT2, 0x1, SENS_SAR_AMP_WAIT2_S);
  524. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_SAR_AMP_WAIT3, 0x1, SENS_SAR_AMP_WAIT3_S);
  525. while (GET_PERI_REG_BITS2(SENS_SAR_SLAVE_ADDR1_REG, 0x7, SENS_MEAS_STATUS_S) != 0); //wait det_fsm==0
  526. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 0, SENS_MEAS1_START_SAR_S); //start force 0
  527. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 1, SENS_MEAS1_START_SAR_S); //start force 1
  528. while (GET_PERI_REG_MASK(SENS_SAR_MEAS_START1_REG, SENS_MEAS1_DONE_SAR) == 0) {}; //read done
  529. adc_value = GET_PERI_REG_BITS2(SENS_SAR_MEAS_START1_REG, SENS_MEAS1_DATA_SAR, SENS_MEAS1_DATA_SAR_S);
  530. portEXIT_CRITICAL(&rtc_spinlock);
  531. return adc_value;
  532. }
  533. /*---------------------------------------------------------------
  534. DAC
  535. ---------------------------------------------------------------*/
  536. static esp_err_t dac_pad_get_io_num(dac_channel_t channel, gpio_num_t *gpio_num)
  537. {
  538. RTC_MODULE_CHECK(channel < DAC_CHANNEL_MAX, "DAC Channel Err", ESP_ERR_INVALID_ARG);
  539. switch (channel) {
  540. case DAC_CHANNEL_1:
  541. *gpio_num = 25;
  542. break;
  543. case DAC_CHANNEL_2:
  544. *gpio_num = 26;
  545. break;
  546. default:
  547. return ESP_ERR_INVALID_ARG;
  548. }
  549. return ESP_OK;
  550. }
  551. static esp_err_t dac_rtc_pad_init(dac_channel_t channel)
  552. {
  553. RTC_MODULE_CHECK(channel < DAC_CHANNEL_MAX, "DAC Channel Err", ESP_ERR_INVALID_ARG);
  554. gpio_num_t gpio_num = 0;
  555. dac_pad_get_io_num(channel, &gpio_num);
  556. rtc_gpio_init(gpio_num);
  557. rtc_gpio_output_disable(gpio_num);
  558. rtc_gpio_input_disable(gpio_num);
  559. rtc_gpio_pullup_dis(gpio_num);
  560. rtc_gpio_pulldown_dis(gpio_num);
  561. return ESP_OK;
  562. }
  563. static esp_err_t dac_out_enable(dac_channel_t channel)
  564. {
  565. if (channel == DAC_CHANNEL_1) {
  566. portENTER_CRITICAL(&rtc_spinlock);
  567. SET_PERI_REG_MASK(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_XPD_DAC | RTC_IO_PDAC1_DAC_XPD_FORCE);
  568. portEXIT_CRITICAL(&rtc_spinlock);
  569. } else if (channel == DAC_CHANNEL_2) {
  570. portENTER_CRITICAL(&rtc_spinlock);
  571. SET_PERI_REG_MASK(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_XPD_DAC | RTC_IO_PDAC2_DAC_XPD_FORCE);
  572. portEXIT_CRITICAL(&rtc_spinlock);
  573. } else {
  574. return ESP_ERR_INVALID_ARG;
  575. }
  576. return ESP_OK;
  577. }
  578. esp_err_t dac_out_voltage(dac_channel_t channel, uint8_t dac_value)
  579. {
  580. RTC_MODULE_CHECK(channel < DAC_CHANNEL_MAX, "DAC Channel Err", ESP_ERR_INVALID_ARG);
  581. portENTER_CRITICAL(&rtc_spinlock);
  582. //Disable Tone
  583. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_SW_TONE_EN);
  584. //Disable Channel Tone
  585. if (channel == DAC_CHANNEL_1) {
  586. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN1_M);
  587. } else if (channel == DAC_CHANNEL_2) {
  588. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN2_M);
  589. }
  590. //Set the Dac value
  591. if (channel == DAC_CHANNEL_1) {
  592. SET_PERI_REG_BITS(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_DAC, dac_value, RTC_IO_PDAC1_DAC_S); //dac_output
  593. } else if (channel == DAC_CHANNEL_2) {
  594. SET_PERI_REG_BITS(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_DAC, dac_value, RTC_IO_PDAC2_DAC_S); //dac_output
  595. }
  596. portEXIT_CRITICAL(&rtc_spinlock);
  597. //dac pad init
  598. dac_rtc_pad_init(channel);
  599. dac_out_enable(channel);
  600. return ESP_OK;
  601. }
  602. /*---------------------------------------------------------------
  603. HALL SENSOR
  604. ---------------------------------------------------------------*/
  605. static int hall_sensor_get_value() //hall sensor without LNA
  606. {
  607. int Sens_Vp0;
  608. int Sens_Vn0;
  609. int Sens_Vp1;
  610. int Sens_Vn1;
  611. int hall_value;
  612. portENTER_CRITICAL(&rtc_spinlock);
  613. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_XPD_HALL_FORCE_M); // hall sens force enable
  614. SET_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_XPD_HALL); // xpd hall
  615. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_HALL_PHASE_FORCE_M); // phase force
  616. CLEAR_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_HALL_PHASE); // hall phase
  617. Sens_Vp0 = adc1_get_voltage(ADC1_CHANNEL_0);
  618. Sens_Vn0 = adc1_get_voltage(ADC1_CHANNEL_3);
  619. SET_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_HALL_PHASE);
  620. Sens_Vp1 = adc1_get_voltage(ADC1_CHANNEL_0);
  621. Sens_Vn1 = adc1_get_voltage(ADC1_CHANNEL_3);
  622. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S);
  623. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_XPD_HALL_FORCE);
  624. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_HALL_PHASE_FORCE);
  625. portEXIT_CRITICAL(&rtc_spinlock);
  626. hall_value = (Sens_Vp1 - Sens_Vp0) - (Sens_Vn1 - Sens_Vn0);
  627. return hall_value;
  628. }
  629. int hall_sensor_read()
  630. {
  631. adc1_pad_init(ADC1_CHANNEL_0);
  632. adc1_pad_init(ADC1_CHANNEL_3);
  633. adc1_config_channel_atten(ADC1_CHANNEL_0, ADC_ATTEN_0db);
  634. adc1_config_channel_atten(ADC1_CHANNEL_3, ADC_ATTEN_0db);
  635. return hall_sensor_get_value();
  636. }