spi_flash.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546
  1. // Copyright 2010-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #ifndef _ROM_SPI_FLASH_H_
  15. #define _ROM_SPI_FLASH_H_
  16. #include <stdint.h>
  17. #include <stdbool.h>
  18. #include "esp_attr.h"
  19. #include "soc/spi_reg.h"
  20. #ifdef __cplusplus
  21. extern "C" {
  22. #endif
  23. /** \defgroup spi_flash_apis, spi flash operation related apis
  24. * @brief spi_flash apis
  25. */
  26. /** @addtogroup spi_flash_apis
  27. * @{
  28. */
  29. /*************************************************************
  30. * Note
  31. *************************************************************
  32. * 1. ESP32 chip have 4 SPI slave/master, however, SPI0 is
  33. * used as an SPI master to access Flash and ext-SRAM by
  34. * Cache module. It will support Decryto read for Flash,
  35. * read/write for ext-SRAM. And SPI1 is also used as an
  36. * SPI master for Flash read/write and ext-SRAM read/write.
  37. * It will support Encrypto write for Flash.
  38. * 2. As an SPI master, SPI support Highest clock to 80M,
  39. * however, Flash with 80M Clock should be configured
  40. * for different Flash chips. If you want to use 80M
  41. * clock We should use the SPI that is certified by
  42. * Espressif. However, the certification is not started
  43. * at the time, so please use 40M clock at the moment.
  44. * 3. SPI Flash can use 2 lines or 4 lines mode. If you
  45. * use 2 lines mode, you can save two pad SPIHD and
  46. * SPIWP for gpio. ESP32 support configured SPI pad for
  47. * Flash, the configuration is stored in efuse and flash.
  48. * However, the configurations of pads should be certified
  49. * by Espressif. If you use this function, please use 40M
  50. * clock at the moment.
  51. * 4. ESP32 support to use Common SPI command to configure
  52. * Flash to QIO mode, if you failed to configure with fix
  53. * command. With Common SPI Command, ESP32 can also provide
  54. * a way to use same Common SPI command groups on different
  55. * Flash chips.
  56. * 5. This functions are not protected by packeting, Please use the
  57. *************************************************************
  58. */
  59. #define PERIPHS_SPI_FLASH_CMD SPI_CMD_REG(1)
  60. #define PERIPHS_SPI_FLASH_ADDR SPI_ADDR_REG(1)
  61. #define PERIPHS_SPI_FLASH_CTRL SPI_CTRL_REG(1)
  62. #define PERIPHS_SPI_FLASH_CTRL1 SPI_CTRL1_REG(1)
  63. #define PERIPHS_SPI_FLASH_STATUS SPI_RD_STATUS_REG(1)
  64. #define PERIPHS_SPI_FLASH_USRREG SPI_USER_REG(1)
  65. #define PERIPHS_SPI_FLASH_USRREG1 SPI_USER1_REG(1)
  66. #define PERIPHS_SPI_FLASH_USRREG2 SPI_USER2_REG(1)
  67. #define PERIPHS_SPI_FLASH_C0 SPI_W0_REG(1)
  68. #define PERIPHS_SPI_FLASH_C1 SPI_W1_REG(1)
  69. #define PERIPHS_SPI_FLASH_C2 SPI_W2_REG(1)
  70. #define PERIPHS_SPI_FLASH_C3 SPI_W3_REG(1)
  71. #define PERIPHS_SPI_FLASH_C4 SPI_W4_REG(1)
  72. #define PERIPHS_SPI_FLASH_C5 SPI_W5_REG(1)
  73. #define PERIPHS_SPI_FLASH_C6 SPI_W6_REG(1)
  74. #define PERIPHS_SPI_FLASH_C7 SPI_W7_REG(1)
  75. #define PERIPHS_SPI_FLASH_TX_CRC SPI_TX_CRC_REG(1)
  76. #define SPI0_R_QIO_DUMMY_CYCLELEN 3
  77. #define SPI0_R_QIO_ADDR_BITSLEN 31
  78. #define SPI0_R_FAST_DUMMY_CYCLELEN 7
  79. #define SPI0_R_DIO_DUMMY_CYCLELEN 3
  80. #define SPI0_R_FAST_ADDR_BITSLEN 23
  81. #define SPI0_R_SIO_ADDR_BITSLEN 23
  82. #define SPI1_R_QIO_DUMMY_CYCLELEN 3
  83. #define SPI1_R_QIO_ADDR_BITSLEN 31
  84. #define SPI1_R_FAST_DUMMY_CYCLELEN 7
  85. #define SPI1_R_DIO_DUMMY_CYCLELEN 3
  86. #define SPI1_R_DIO_ADDR_BITSLEN 31
  87. #define SPI1_R_FAST_ADDR_BITSLEN 23
  88. #define SPI1_R_SIO_ADDR_BITSLEN 23
  89. #define ESP_ROM_SPIFLASH_W_SIO_ADDR_BITSLEN 23
  90. #define ESP_ROM_SPIFLASH_TWO_BYTE_STATUS_EN SPI_WRSR_2B
  91. //SPI address register
  92. #define ESP_ROM_SPIFLASH_BYTES_LEN 24
  93. #define ESP_ROM_SPIFLASH_BUFF_BYTE_WRITE_NUM 32
  94. #define ESP_ROM_SPIFLASH_BUFF_BYTE_READ_NUM 64
  95. #define ESP_ROM_SPIFLASH_BUFF_BYTE_READ_BITS 0x3f
  96. //SPI status register
  97. #define ESP_ROM_SPIFLASH_BUSY_FLAG BIT0
  98. #define ESP_ROM_SPIFLASH_WRENABLE_FLAG BIT1
  99. #define ESP_ROM_SPIFLASH_BP0 BIT2
  100. #define ESP_ROM_SPIFLASH_BP1 BIT3
  101. #define ESP_ROM_SPIFLASH_BP2 BIT4
  102. #define ESP_ROM_SPIFLASH_WR_PROTECT (ESP_ROM_SPIFLASH_BP0|ESP_ROM_SPIFLASH_BP1|ESP_ROM_SPIFLASH_BP2)
  103. #define ESP_ROM_SPIFLASH_QE BIT9
  104. typedef enum {
  105. ESP_ROM_SPIFLASH_QIO_MODE = 0,
  106. ESP_ROM_SPIFLASH_QOUT_MODE,
  107. ESP_ROM_SPIFLASH_DIO_MODE,
  108. ESP_ROM_SPIFLASH_DOUT_MODE,
  109. ESP_ROM_SPIFLASH_FASTRD_MODE,
  110. ESP_ROM_SPIFLASH_SLOWRD_MODE
  111. } esp_rom_spiflash_read_mode_t;
  112. typedef enum {
  113. ESP_ROM_SPIFLASH_RESULT_OK,
  114. ESP_ROM_SPIFLASH_RESULT_ERR,
  115. ESP_ROM_SPIFLASH_RESULT_TIMEOUT
  116. } esp_rom_spiflash_result_t;
  117. typedef struct {
  118. uint32_t device_id;
  119. uint32_t chip_size; // chip size in bytes
  120. uint32_t block_size;
  121. uint32_t sector_size;
  122. uint32_t page_size;
  123. uint32_t status_mask;
  124. } esp_rom_spiflash_chip_t;
  125. typedef struct {
  126. uint8_t data_length;
  127. uint8_t read_cmd0;
  128. uint8_t read_cmd1;
  129. uint8_t write_cmd;
  130. uint16_t data_mask;
  131. uint16_t data;
  132. } esp_rom_spiflash_common_cmd_t;
  133. /**
  134. * @brief Fix the bug in SPI hardware communication with Flash/Ext-SRAM in High Speed.
  135. * Please do not call this function in SDK.
  136. *
  137. * @param uint8_t spi: 0 for SPI0(Cache Access), 1 for SPI1(Flash read/write).
  138. *
  139. * @param uint8_t freqdiv: Pll is 80M, 4 for 20M, 3 for 26.7M, 2 for 40M, 1 for 80M.
  140. *
  141. * @return None
  142. */
  143. void esp_rom_spiflash_fix_dummylen(uint8_t spi, uint8_t freqdiv);
  144. /**
  145. * @brief Select SPI Flash to QIO mode when WP pad is read from Flash.
  146. * Please do not call this function in SDK.
  147. *
  148. * @param uint8_t wp_gpio_num: WP gpio number.
  149. *
  150. * @param uint32_t ishspi: 0 for spi, 1 for hspi, flash pad decided by strapping
  151. * else, bit[5:0] spiclk, bit[11:6] spiq, bit[17:12] spid, bit[23:18] spics0, bit[29:24] spihd
  152. *
  153. * @return None
  154. */
  155. void esp_rom_spiflash_select_qiomode(uint8_t wp_gpio_num, uint32_t ishspi);
  156. /**
  157. * @brief Set SPI Flash pad drivers.
  158. * Please do not call this function in SDK.
  159. *
  160. * @param uint8_t wp_gpio_num: WP gpio number.
  161. *
  162. * @param uint32_t ishspi: 0 for spi, 1 for hspi, flash pad decided by strapping
  163. * else, bit[5:0] spiclk, bit[11:6] spiq, bit[17:12] spid, bit[23:18] spics0, bit[29:24] spihd
  164. *
  165. * @param uint8_t *drvs: drvs[0]-bit[3:0] for cpiclk, bit[7:4] for spiq, drvs[1]-bit[3:0] for spid, drvs[1]-bit[7:4] for spid
  166. * drvs[2]-bit[3:0] for spihd, drvs[2]-bit[7:4] for spiwp.
  167. * Values usually read from falsh by rom code, function usually callde by rom code.
  168. * if value with bit(3) set, the value is valid, bit[2:0] is the real value.
  169. *
  170. * @return None
  171. */
  172. void esp_rom_spiflash_set_drvs(uint8_t wp_gpio_num, uint32_t ishspi, uint8_t *drvs);
  173. /**
  174. * @brief Select SPI Flash function for pads.
  175. * Please do not call this function in SDK.
  176. *
  177. * @param uint32_t ishspi: 0 for spi, 1 for hspi, flash pad decided by strapping
  178. * else, bit[5:0] spiclk, bit[11:6] spiq, bit[17:12] spid, bit[23:18] spics0, bit[29:24] spihd
  179. *
  180. * @return None
  181. */
  182. void esp_rom_spiflash_select_padsfunc(uint32_t ishspi);
  183. /**
  184. * @brief SPI Flash init, clock divisor is 4, use 1 line Slow read mode.
  185. * Please do not call this function in SDK.
  186. *
  187. * @param uint32_t ishspi: 0 for spi, 1 for hspi, flash pad decided by strapping
  188. * else, bit[5:0] spiclk, bit[11:6] spiq, bit[17:12] spid, bit[23:18] spics0, bit[29:24] spihd
  189. *
  190. * @param uint8_t legacy: In legacy mode, more SPI command is used in line.
  191. *
  192. * @return None
  193. */
  194. void esp_rom_spiflash_attach(uint32_t ishspi, bool legacy);
  195. /**
  196. * @brief SPI Read Flash status register. We use CMD 0x05 (RDSR).
  197. * Please do not call this function in SDK.
  198. *
  199. * @param esp_rom_spiflash_chip_t *spi : The information for Flash, which is exported from ld file.
  200. *
  201. * @param uint32_t *status : The pointer to which to return the Flash status value.
  202. *
  203. * @return ESP_ROM_SPIFLASH_RESULT_OK : read OK.
  204. * ESP_ROM_SPIFLASH_RESULT_ERR : read error.
  205. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : read timeout.
  206. */
  207. esp_rom_spiflash_result_t esp_rom_spiflash_read_status(esp_rom_spiflash_chip_t *spi, uint32_t *status);
  208. /**
  209. * @brief SPI Read Flash status register bits 8-15. We use CMD 0x35 (RDSR2).
  210. * Please do not call this function in SDK.
  211. *
  212. * @param esp_rom_spiflash_chip_t *spi : The information for Flash, which is exported from ld file.
  213. *
  214. * @param uint32_t *status : The pointer to which to return the Flash status value.
  215. *
  216. * @return ESP_ROM_SPIFLASH_RESULT_OK : read OK.
  217. * ESP_ROM_SPIFLASH_RESULT_ERR : read error.
  218. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : read timeout.
  219. */
  220. esp_rom_spiflash_result_t esp_rom_spiflash_read_statushigh(esp_rom_spiflash_chip_t *spi, uint32_t *status);
  221. /**
  222. * @brief Write status to Falsh status register.
  223. * Please do not call this function in SDK.
  224. *
  225. * @param esp_rom_spiflash_chip_t *spi : The information for Flash, which is exported from ld file.
  226. *
  227. * @param uint32_t status_value : Value to .
  228. *
  229. * @return ESP_ROM_SPIFLASH_RESULT_OK : write OK.
  230. * ESP_ROM_SPIFLASH_RESULT_ERR : write error.
  231. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : write timeout.
  232. */
  233. esp_rom_spiflash_result_t esp_rom_spiflash_write_status(esp_rom_spiflash_chip_t *spi, uint32_t status_value);
  234. /**
  235. * @brief Use a command to Read Flash status register.
  236. * Please do not call this function in SDK.
  237. *
  238. * @param esp_rom_spiflash_chip_t *spi : The information for Flash, which is exported from ld file.
  239. *
  240. * @param uint32_t*status : The pointer to which to return the Flash status value.
  241. *
  242. * @return ESP_ROM_SPIFLASH_RESULT_OK : read OK.
  243. * ESP_ROM_SPIFLASH_RESULT_ERR : read error.
  244. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : read timeout.
  245. */
  246. esp_rom_spiflash_result_t esp_rom_spiflash_read_user_cmd(uint32_t *status, uint8_t cmd);
  247. /**
  248. * @brief Config SPI Flash read mode when init.
  249. * Please do not call this function in SDK.
  250. *
  251. * @param esp_rom_spiflash_read_mode_t mode : QIO/QOUT/DIO/DOUT/FastRD/SlowRD.
  252. *
  253. * This function does not try to set the QIO Enable bit in the status register, caller is responsible for this.
  254. *
  255. * @return ESP_ROM_SPIFLASH_RESULT_OK : config OK.
  256. * ESP_ROM_SPIFLASH_RESULT_ERR : config error.
  257. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : config timeout.
  258. */
  259. esp_rom_spiflash_result_t esp_rom_spiflash_config_readmode(esp_rom_spiflash_read_mode_t mode);
  260. /**
  261. * @brief Config SPI Flash clock divisor.
  262. * Please do not call this function in SDK.
  263. *
  264. * @param uint8_t freqdiv: clock divisor.
  265. *
  266. * @param uint8_t spi: 0 for SPI0, 1 for SPI1.
  267. *
  268. * @return ESP_ROM_SPIFLASH_RESULT_OK : config OK.
  269. * ESP_ROM_SPIFLASH_RESULT_ERR : config error.
  270. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : config timeout.
  271. */
  272. esp_rom_spiflash_result_t esp_rom_spiflash_config_clk(uint8_t freqdiv, uint8_t spi);
  273. /**
  274. * @brief Send CommonCmd to Flash so that is can go into QIO mode, some Flash use different CMD.
  275. * Please do not call this function in SDK.
  276. *
  277. * @param esp_rom_spiflash_common_cmd_t *cmd : A struct to show the action of a command.
  278. *
  279. * @return uint16_t 0 : do not send command any more.
  280. * 1 : go to the next command.
  281. * n > 1 : skip (n - 1) commands.
  282. */
  283. uint16_t esp_rom_spiflash_common_cmd(esp_rom_spiflash_common_cmd_t *cmd);
  284. /**
  285. * @brief Unlock SPI write protect.
  286. * Please do not call this function in SDK.
  287. *
  288. * @param None.
  289. *
  290. * @return ESP_ROM_SPIFLASH_RESULT_OK : Unlock OK.
  291. * ESP_ROM_SPIFLASH_RESULT_ERR : Unlock error.
  292. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Unlock timeout.
  293. */
  294. esp_rom_spiflash_result_t esp_rom_spiflash_unlock(void);
  295. /**
  296. * @brief SPI write protect.
  297. * Please do not call this function in SDK.
  298. *
  299. * @param None.
  300. *
  301. * @return ESP_ROM_SPIFLASH_RESULT_OK : Lock OK.
  302. * ESP_ROM_SPIFLASH_RESULT_ERR : Lock error.
  303. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Lock timeout.
  304. */
  305. esp_rom_spiflash_result_t esp_rom_spiflash_lock(void);
  306. /**
  307. * @brief Update SPI Flash parameter.
  308. * Please do not call this function in SDK.
  309. *
  310. * @param uint32_t deviceId : Device ID read from SPI, the low 32 bit.
  311. *
  312. * @param uint32_t chip_size : The Flash size.
  313. *
  314. * @param uint32_t block_size : The Flash block size.
  315. *
  316. * @param uint32_t sector_size : The Flash sector size.
  317. *
  318. * @param uint32_t page_size : The Flash page size.
  319. *
  320. * @param uint32_t status_mask : The Mask used when read status from Flash(use single CMD).
  321. *
  322. * @return ESP_ROM_SPIFLASH_RESULT_OK : Update OK.
  323. * ESP_ROM_SPIFLASH_RESULT_ERR : Update error.
  324. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Update timeout.
  325. */
  326. esp_rom_spiflash_result_t esp_rom_spiflash_config_param(uint32_t deviceId, uint32_t chip_size, uint32_t block_size,
  327. uint32_t sector_size, uint32_t page_size, uint32_t status_mask);
  328. /**
  329. * @brief Erase whole flash chip.
  330. * Please do not call this function in SDK.
  331. *
  332. * @param None
  333. *
  334. * @return ESP_ROM_SPIFLASH_RESULT_OK : Erase OK.
  335. * ESP_ROM_SPIFLASH_RESULT_ERR : Erase error.
  336. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Erase timeout.
  337. */
  338. esp_rom_spiflash_result_t esp_rom_spiflash_erase_chip(void);
  339. /**
  340. * @brief Erase a 64KB block of flash
  341. * Uses SPI flash command D8H.
  342. * Please do not call this function in SDK.
  343. *
  344. * @param uint32_t block_num : Which block to erase.
  345. *
  346. * @return ESP_ROM_SPIFLASH_RESULT_OK : Erase OK.
  347. * ESP_ROM_SPIFLASH_RESULT_ERR : Erase error.
  348. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Erase timeout.
  349. */
  350. esp_rom_spiflash_result_t esp_rom_spiflash_erase_block(uint32_t block_num);
  351. /**
  352. * @brief Erase a sector of flash.
  353. * Uses SPI flash command 20H.
  354. * Please do not call this function in SDK.
  355. *
  356. * @param uint32_t sector_num : Which sector to erase.
  357. *
  358. * @return ESP_ROM_SPIFLASH_RESULT_OK : Erase OK.
  359. * ESP_ROM_SPIFLASH_RESULT_ERR : Erase error.
  360. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Erase timeout.
  361. */
  362. esp_rom_spiflash_result_t esp_rom_spiflash_erase_sector(uint32_t sector_num);
  363. /**
  364. * @brief Erase some sectors.
  365. * Please do not call this function in SDK.
  366. *
  367. * @param uint32_t start_addr : Start addr to erase, should be sector aligned.
  368. *
  369. * @param uint32_t area_len : Length to erase, should be sector aligned.
  370. *
  371. * @return ESP_ROM_SPIFLASH_RESULT_OK : Erase OK.
  372. * ESP_ROM_SPIFLASH_RESULT_ERR : Erase error.
  373. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Erase timeout.
  374. */
  375. esp_rom_spiflash_result_t esp_rom_spiflash_erase_area(uint32_t start_addr, uint32_t area_len);
  376. /**
  377. * @brief Write Data to Flash, you should Erase it yourself if need.
  378. * Please do not call this function in SDK.
  379. *
  380. * @param uint32_t dest_addr : Address to write, should be 4 bytes aligned.
  381. *
  382. * @param const uint32_t *src : The pointer to data which is to write.
  383. *
  384. * @param uint32_t len : Length to write, should be 4 bytes aligned.
  385. *
  386. * @return ESP_ROM_SPIFLASH_RESULT_OK : Write OK.
  387. * ESP_ROM_SPIFLASH_RESULT_ERR : Write error.
  388. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Write timeout.
  389. */
  390. esp_rom_spiflash_result_t esp_rom_spiflash_write(uint32_t dest_addr, const uint32_t *src, int32_t len);
  391. /**
  392. * @brief Read Data from Flash, you should Erase it yourself if need.
  393. * Please do not call this function in SDK.
  394. *
  395. * @param uint32_t src_addr : Address to read, should be 4 bytes aligned.
  396. *
  397. * @param uint32_t *dest : The buf to read the data.
  398. *
  399. * @param uint32_t len : Length to read, should be 4 bytes aligned.
  400. *
  401. * @return ESP_ROM_SPIFLASH_RESULT_OK : Read OK.
  402. * ESP_ROM_SPIFLASH_RESULT_ERR : Read error.
  403. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Read timeout.
  404. */
  405. esp_rom_spiflash_result_t esp_rom_spiflash_read(uint32_t src_addr, uint32_t *dest, int32_t len);
  406. /**
  407. * @brief SPI1 go into encrypto mode.
  408. * Please do not call this function in SDK.
  409. *
  410. * @param None
  411. *
  412. * @return None
  413. */
  414. void esp_rom_spiflash_write_encrypted_enable(void);
  415. /**
  416. * @brief Prepare 32 Bytes data to encrpto writing, you should Erase it yourself if need.
  417. * Please do not call this function in SDK.
  418. *
  419. * @param uint32_t flash_addr : Address to write, should be 32 bytes aligned.
  420. *
  421. * @param uint32_t *data : The pointer to data which is to write.
  422. *
  423. * @return ESP_ROM_SPIFLASH_RESULT_OK : Prepare OK.
  424. * ESP_ROM_SPIFLASH_RESULT_ERR : Prepare error.
  425. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Prepare timeout.
  426. */
  427. esp_rom_spiflash_result_t esp_rom_spiflash_prepare_encrypted_data(uint32_t flash_addr, uint32_t *data);
  428. /**
  429. * @brief SPI1 go out of encrypto mode.
  430. * Please do not call this function in SDK.
  431. *
  432. * @param None
  433. *
  434. * @return None
  435. */
  436. void esp_rom_spiflash_write_encrypted_disable(void);
  437. /**
  438. * @brief Write data to flash with transparent encryption.
  439. * @note Sectors to be written should already be erased.
  440. *
  441. * @note Please do not call this function in SDK.
  442. *
  443. * @param uint32_t flash_addr : Address to write, should be 32 byte aligned.
  444. *
  445. * @param uint32_t *data : The pointer to data to write. Note, this pointer must
  446. * be 32 bit aligned and the content of the data will be
  447. * modified by the encryption function.
  448. *
  449. * @param uint32_t len : Length to write, should be 32 bytes aligned.
  450. *
  451. * @return ESP_ROM_SPIFLASH_RESULT_OK : Data written successfully.
  452. * ESP_ROM_SPIFLASH_RESULT_ERR : Encryption write error.
  453. * ESP_ROM_SPIFLASH_RESULT_TIMEOUT : Encrypto write timeout.
  454. */
  455. esp_rom_spiflash_result_t esp_rom_spiflash_write_encrypted(uint32_t flash_addr, uint32_t *data, uint32_t len);
  456. /** @brief Wait until SPI flash write operation is complete
  457. *
  458. * @note Please do not call this function in SDK.
  459. *
  460. * Reads the Write In Progress bit of the SPI flash status register,
  461. * repeats until this bit is zero (indicating write complete).
  462. *
  463. * @return ESP_ROM_SPIFLASH_RESULT_OK : Write is complete
  464. * ESP_ROM_SPIFLASH_RESULT_ERR : Error while reading status.
  465. */
  466. esp_rom_spiflash_result_t esp_rom_spiflash_wait_idle(esp_rom_spiflash_chip_t *spi);
  467. /** @brief Enable Quad I/O pin functions
  468. *
  469. * @note Please do not call this function in SDK.
  470. *
  471. * Sets the HD & WP pin functions for Quad I/O modes, based on the
  472. * efuse SPI pin configuration.
  473. *
  474. * @param wp_gpio_num - Number of the WP pin to reconfigure for quad I/O.
  475. *
  476. * @param spiconfig - Pin configuration, as returned from ets_efuse_get_spiconfig().
  477. * - If this parameter is 0, default SPI pins are used and wp_gpio_num parameter is ignored.
  478. * - If this parameter is 1, default HSPI pins are used and wp_gpio_num parameter is ignored.
  479. * - For other values, this parameter encodes the HD pin number and also the CLK pin number. CLK pin selection is used
  480. * to determine if HSPI or SPI peripheral will be used (use HSPI if CLK pin is the HSPI clock pin, otherwise use SPI).
  481. * Both HD & WP pins are configured via GPIO matrix to map to the selected peripheral.
  482. */
  483. void esp_rom_spiflash_select_qio_pins(uint8_t wp_gpio_num, uint32_t spiconfig);
  484. /** @brief Global esp_rom_spiflash_chip_t structure used by ROM functions
  485. *
  486. */
  487. extern esp_rom_spiflash_chip_t g_rom_flashchip;
  488. /**
  489. * @}
  490. */
  491. #ifdef __cplusplus
  492. }
  493. #endif
  494. #endif /* _ROM_SPI_FLASH_H_ */