rtc_sleep.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. // Copyright 2015-2017 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include "soc/soc.h"
  16. #include "soc/rtc.h"
  17. #include "soc/rtc_cntl_reg.h"
  18. #include "soc/dport_reg.h"
  19. #include "soc/rtc.h"
  20. #include "soc/i2s_reg.h"
  21. #include "soc/timer_group_reg.h"
  22. #include "soc/bb_reg.h"
  23. #include "soc/nrx_reg.h"
  24. #include "soc/fe_reg.h"
  25. #include "soc/rtc.h"
  26. #include "rom/ets_sys.h"
  27. #define MHZ (1000000)
  28. /* Various delays to be programmed into power control state machines */
  29. #define ROM_RAM_POWERUP_DELAY 3
  30. #define ROM_RAM_WAIT_DELAY 3
  31. #define WIFI_POWERUP_DELAY 3
  32. #define WIFI_WAIT_DELAY 3
  33. #define RTC_POWERUP_DELAY 3
  34. #define RTC_WAIT_DELAY 3
  35. #define DG_WRAP_POWERUP_DELAY 3
  36. #define DG_WRAP_WAIT_DELAY 3
  37. #define RTC_MEM_POWERUP_DELAY 3
  38. #define RTC_MEM_WAIT_DELAY 3
  39. /**
  40. * @brief Power down flags for rtc_sleep_pd function
  41. */
  42. typedef struct {
  43. uint32_t dig_pd : 1; //!< Set to 1 to power down digital part in sleep
  44. uint32_t rtc_pd : 1; //!< Set to 1 to power down RTC memories in sleep
  45. uint32_t cpu_pd : 1; //!< Set to 1 to power down digital memories and CPU in sleep
  46. uint32_t i2s_pd : 1; //!< Set to 1 to power down I2S in sleep
  47. uint32_t bb_pd : 1; //!< Set to 1 to power down WiFi in sleep
  48. uint32_t nrx_pd : 1; //!< Set to 1 to power down WiFi in sleep
  49. uint32_t fe_pd : 1; //!< Set to 1 to power down WiFi in sleep
  50. } rtc_sleep_pd_config_t;
  51. /**
  52. * Initializer for rtc_sleep_pd_config_t which sets all flags to the same value
  53. */
  54. #define RTC_SLEEP_PD_CONFIG_ALL(val) {\
  55. .dig_pd = (val), \
  56. .rtc_pd = (val), \
  57. .cpu_pd = (val), \
  58. .i2s_pd = (val), \
  59. .bb_pd = (val), \
  60. .nrx_pd = (val), \
  61. .fe_pd = (val), \
  62. }
  63. /**
  64. * Configure whether certain peripherals are powered down in deep sleep
  65. * @param cfg power down flags as rtc_sleep_pd_config_t structure
  66. */
  67. static void rtc_sleep_pd(rtc_sleep_pd_config_t cfg)
  68. {
  69. REG_SET_FIELD(RTC_CNTL_DIG_PWC_REG, RTC_CNTL_LSLP_MEM_FORCE_PU, ~cfg.dig_pd);
  70. REG_SET_FIELD(RTC_CNTL_PWC_REG, RTC_CNTL_SLOWMEM_FORCE_LPU, ~cfg.rtc_pd);
  71. REG_SET_FIELD(RTC_CNTL_PWC_REG, RTC_CNTL_FASTMEM_FORCE_LPU, ~cfg.rtc_pd);
  72. REG_SET_FIELD(DPORT_MEM_PD_MASK_REG, DPORT_LSLP_MEM_PD_MASK, ~cfg.cpu_pd);
  73. REG_SET_FIELD(I2S_PD_CONF_REG(0), I2S_PLC_MEM_FORCE_PU, ~cfg.i2s_pd);
  74. REG_SET_FIELD(I2S_PD_CONF_REG(0), I2S_FIFO_FORCE_PU, ~cfg.i2s_pd);
  75. REG_SET_FIELD(BBPD_CTRL, BB_FFT_FORCE_PU, ~cfg.bb_pd);
  76. REG_SET_FIELD(BBPD_CTRL, BB_DC_EST_FORCE_PU, ~cfg.bb_pd);
  77. REG_SET_FIELD(NRXPD_CTRL, NRX_RX_ROT_FORCE_PU, ~cfg.nrx_pd);
  78. REG_SET_FIELD(NRXPD_CTRL, NRX_VIT_FORCE_PU, ~cfg.nrx_pd);
  79. REG_SET_FIELD(NRXPD_CTRL, NRX_DEMAP_FORCE_PU, ~cfg.nrx_pd);
  80. REG_SET_FIELD(FE_GEN_CTRL, FE_IQ_EST_FORCE_PU, ~cfg.fe_pd);
  81. REG_SET_FIELD(FE2_TX_INTERP_CTRL, FE2_TX_INF_FORCE_PU, ~cfg.fe_pd);
  82. }
  83. void rtc_sleep_init(rtc_sleep_config_t cfg)
  84. {
  85. rtc_xtal_freq_t xtal_freq = rtc_clk_xtal_freq_get();
  86. REG_SET_FIELD(RTC_CNTL_CLK_CONF_REG, RTC_CNTL_SOC_CLK_SEL, cfg.soc_clk_sel);
  87. //set 5 PWC state machine times to fit in main state machine time
  88. REG_SET_FIELD(RTC_CNTL_TIMER1_REG, RTC_CNTL_PLL_BUF_WAIT, 1);
  89. REG_SET_FIELD(RTC_CNTL_TIMER1_REG, RTC_CNTL_XTL_BUF_WAIT, RTC_CNTL_XTL_BUF_WAIT_DEFAULT);
  90. REG_SET_FIELD(RTC_CNTL_TIMER1_REG, RTC_CNTL_CK8M_WAIT, RTC_CNTL_CK8M_WAIT_DEFAULT);
  91. //set rom&ram timer
  92. REG_SET_FIELD(RTC_CNTL_TIMER3_REG, RTC_CNTL_ROM_RAM_POWERUP_TIMER, ROM_RAM_POWERUP_DELAY);
  93. REG_SET_FIELD(RTC_CNTL_TIMER3_REG, RTC_CNTL_ROM_RAM_WAIT_TIMER, ROM_RAM_WAIT_DELAY);
  94. //set wifi timer
  95. REG_SET_FIELD(RTC_CNTL_TIMER3_REG, RTC_CNTL_WIFI_POWERUP_TIMER, WIFI_POWERUP_DELAY);
  96. REG_SET_FIELD(RTC_CNTL_TIMER3_REG, RTC_CNTL_WIFI_WAIT_TIMER, WIFI_WAIT_DELAY);
  97. //set rtc peri timer
  98. REG_SET_FIELD(RTC_CNTL_TIMER4_REG, RTC_CNTL_POWERUP_TIMER, RTC_POWERUP_DELAY);
  99. REG_SET_FIELD(RTC_CNTL_TIMER4_REG, RTC_CNTL_WAIT_TIMER, RTC_WAIT_DELAY);
  100. //set digital wrap timer
  101. REG_SET_FIELD(RTC_CNTL_TIMER4_REG, RTC_CNTL_DG_WRAP_POWERUP_TIMER, DG_WRAP_POWERUP_DELAY);
  102. REG_SET_FIELD(RTC_CNTL_TIMER4_REG, RTC_CNTL_DG_WRAP_WAIT_TIMER, DG_WRAP_WAIT_DELAY);
  103. //set rtc memory timer
  104. REG_SET_FIELD(RTC_CNTL_TIMER5_REG, RTC_CNTL_RTCMEM_POWERUP_TIMER, RTC_MEM_POWERUP_DELAY);
  105. REG_SET_FIELD(RTC_CNTL_TIMER5_REG, RTC_CNTL_RTCMEM_WAIT_TIMER, RTC_MEM_WAIT_DELAY);
  106. if (cfg.soc_clk_sel == RTC_CNTL_SOC_CLK_SEL_PLL) {
  107. REG_SET_FIELD(RTC_CNTL_TIMER1_REG, RTC_CNTL_PLL_BUF_WAIT, RTC_CNTL_PLL_BUF_WAIT_DEFAULT);
  108. } else if (cfg.soc_clk_sel == RTC_CNTL_SOC_CLK_SEL_XTL) {
  109. ets_update_cpu_frequency(xtal_freq);
  110. rtc_clk_apb_freq_update(xtal_freq * MHZ);
  111. } else if (cfg.soc_clk_sel == RTC_CNTL_SOC_CLK_SEL_8M) {
  112. ets_update_cpu_frequency(8);
  113. rtc_clk_apb_freq_update(8 * MHZ);
  114. }
  115. if (cfg.lslp_mem_inf_fpu) {
  116. SET_PERI_REG_MASK(RTC_CNTL_DIG_PWC_REG, RTC_CNTL_LSLP_MEM_FORCE_PU);
  117. } else {
  118. CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_PWC_REG, RTC_CNTL_LSLP_MEM_FORCE_PU);
  119. }
  120. rtc_sleep_pd_config_t pd_cfg = RTC_SLEEP_PD_CONFIG_ALL(cfg.lslp_meminf_pd);
  121. rtc_sleep_pd(pd_cfg);
  122. if (cfg.rtc_mem_inf_fpu) {
  123. SET_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_MEM_FORCE_PU);
  124. } else {
  125. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_MEM_FORCE_PU);
  126. }
  127. if (cfg.rtc_mem_inf_follow_cpu) {
  128. SET_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_MEM_FOLW_CPU);
  129. } else {
  130. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_MEM_FOLW_CPU);
  131. }
  132. if (cfg.rtc_fastmem_pd_en) {
  133. SET_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_FASTMEM_PD_EN);
  134. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_FASTMEM_FORCE_PU);
  135. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_FASTMEM_FORCE_NOISO);
  136. } else {
  137. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_FASTMEM_PD_EN);
  138. SET_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_FASTMEM_FORCE_PU);
  139. SET_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_FASTMEM_FORCE_NOISO);
  140. }
  141. if (cfg.rtc_slowmem_pd_en) {
  142. SET_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_SLOWMEM_PD_EN);
  143. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_SLOWMEM_FORCE_PU);
  144. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_SLOWMEM_FORCE_NOISO);
  145. } else {
  146. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_SLOWMEM_PD_EN);
  147. SET_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_SLOWMEM_FORCE_PU);
  148. SET_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_SLOWMEM_FORCE_NOISO);
  149. }
  150. if (cfg.rtc_peri_pd_en) {
  151. SET_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_PD_EN);
  152. } else {
  153. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_PD_EN);
  154. }
  155. if (cfg.wifi_pd_en) {
  156. SET_PERI_REG_MASK(RTC_CNTL_DIG_PWC_REG, RTC_CNTL_WIFI_PD_EN);
  157. } else {
  158. CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_PWC_REG, RTC_CNTL_WIFI_PD_EN);
  159. }
  160. if (cfg.rom_mem_pd_en) {
  161. SET_PERI_REG_MASK(RTC_CNTL_DIG_PWC_REG, RTC_CNTL_CPU_ROM_RAM_PD_EN);
  162. } else {
  163. CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_PWC_REG, RTC_CNTL_CPU_ROM_RAM_PD_EN);
  164. }
  165. if (cfg.deep_slp) {
  166. CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_ISO_REG,
  167. RTC_CNTL_DG_PAD_FORCE_ISO | RTC_CNTL_DG_PAD_FORCE_NOISO);
  168. SET_PERI_REG_MASK(RTC_CNTL_DIG_PWC_REG, RTC_CNTL_DG_WRAP_PD_EN);
  169. CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_PWC_REG,
  170. RTC_CNTL_DG_WRAP_FORCE_PU | RTC_CNTL_DG_WRAP_FORCE_PD);
  171. CLEAR_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BIAS_FORCE_NOSLEEP);
  172. } else {
  173. CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_PWC_REG, RTC_CNTL_DG_WRAP_PD_EN);
  174. SET_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BIAS_FORCE_NOSLEEP);
  175. }
  176. REG_SET_FIELD(RTC_CNTL_REG, RTC_CNTL_DBIAS_SLP, cfg.rtc_dbias_slp);
  177. REG_SET_FIELD(RTC_CNTL_REG, RTC_CNTL_DBIAS_WAK, cfg.rtc_dbias_wak);
  178. REG_SET_FIELD(RTC_CNTL_REG, RTC_CNTL_DIG_DBIAS_WAK, cfg.dig_dbias_wak);
  179. REG_SET_FIELD(RTC_CNTL_REG, RTC_CNTL_DIG_DBIAS_SLP, cfg.dig_dbias_slp);
  180. }
  181. void rtc_sleep_set_wakeup_time(uint64_t t)
  182. {
  183. WRITE_PERI_REG(RTC_CNTL_SLP_TIMER0_REG, t & UINT32_MAX);
  184. WRITE_PERI_REG(RTC_CNTL_SLP_TIMER1_REG, t >> 32);
  185. }
  186. uint32_t rtc_sleep_start(uint32_t wakeup_opt, uint32_t reject_opt)
  187. {
  188. REG_SET_FIELD(RTC_CNTL_WAKEUP_STATE_REG, RTC_CNTL_WAKEUP_ENA, wakeup_opt);
  189. WRITE_PERI_REG(RTC_CNTL_SLP_REJECT_CONF_REG, reject_opt);
  190. /* Start entry into sleep mode */
  191. SET_PERI_REG_MASK(RTC_CNTL_STATE0_REG, RTC_CNTL_SLEEP_EN);
  192. while (GET_PERI_REG_MASK(RTC_CNTL_INT_RAW_REG,
  193. RTC_CNTL_SLP_REJECT_INT_RAW | RTC_CNTL_SLP_WAKEUP_INT_RAW) == 0) {
  194. ;
  195. }
  196. /* In deep sleep mode, we never get here */
  197. uint32_t reject = REG_GET_FIELD(RTC_CNTL_INT_RAW_REG, RTC_CNTL_SLP_REJECT_INT_RAW);
  198. SET_PERI_REG_MASK(RTC_CNTL_INT_CLR_REG,
  199. RTC_CNTL_SLP_REJECT_INT_CLR | RTC_CNTL_SLP_WAKEUP_INT_CLR);
  200. return reject;
  201. }