cpu_start.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "esp32/rom/ets_sys.h"
  19. #include "esp32/rom/uart.h"
  20. #include "esp32/rom/rtc.h"
  21. #include "esp32/rom/cache.h"
  22. #include "soc/cpu.h"
  23. #include "soc/rtc.h"
  24. #include "soc/dport_reg.h"
  25. #include "soc/gpio_periph.h"
  26. #include "soc/timer_periph.h"
  27. #include "soc/rtc_wdt.h"
  28. #include "soc/efuse_periph.h"
  29. #include "driver/rtc_io.h"
  30. #include "freertos/FreeRTOS.h"
  31. #include "freertos/task.h"
  32. #include "freertos/semphr.h"
  33. #include "freertos/queue.h"
  34. #include "esp_heap_caps_init.h"
  35. #include "sdkconfig.h"
  36. #include "esp_system.h"
  37. #include "esp_spi_flash.h"
  38. #include "esp_flash_internal.h"
  39. #include "nvs_flash.h"
  40. #include "esp_spi_flash.h"
  41. #include "esp_private/crosscore_int.h"
  42. #include "esp_log.h"
  43. #include "esp_vfs_dev.h"
  44. #include "esp_newlib.h"
  45. #include "esp32/brownout.h"
  46. #include "esp_int_wdt.h"
  47. #include "esp_task.h"
  48. #include "esp_task_wdt.h"
  49. #include "esp_phy_init.h"
  50. #include "esp32/cache_err_int.h"
  51. #include "esp_coexist_internal.h"
  52. #include "esp_core_dump.h"
  53. #include "esp_app_trace.h"
  54. #include "esp_private/dbg_stubs.h"
  55. #include "esp_flash_encrypt.h"
  56. #include "esp32/spiram.h"
  57. #include "esp_clk_internal.h"
  58. #include "esp_timer.h"
  59. #include "esp_pm.h"
  60. #include "esp_private/pm_impl.h"
  61. #include "trax.h"
  62. #include "esp_ota_ops.h"
  63. #include "esp_efuse.h"
  64. #include "bootloader_flash_config.h"
  65. #ifdef CONFIG_APP_BUILD_TYPE_ELF_RAM
  66. #include "esp32/rom/efuse.h"
  67. #include "esp32/rom/spi_flash.h"
  68. #endif // CONFIG_APP_BUILD_TYPE_ELF_RAM
  69. #define STRINGIFY(s) STRINGIFY2(s)
  70. #define STRINGIFY2(s) #s
  71. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  72. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  73. #if !CONFIG_FREERTOS_UNICORE
  74. static void IRAM_ATTR call_start_cpu1(void) __attribute__((noreturn));
  75. void start_cpu1(void) __attribute__((weak, alias("start_cpu1_default"))) __attribute__((noreturn));
  76. void start_cpu1_default(void) IRAM_ATTR __attribute__((noreturn));
  77. static bool app_cpu_started = false;
  78. #endif //!CONFIG_FREERTOS_UNICORE
  79. static void do_global_ctors(void);
  80. static void main_task(void* args);
  81. extern void app_main(void);
  82. extern esp_err_t esp_pthread_init(void);
  83. extern int _bss_start;
  84. extern int _bss_end;
  85. extern int _rtc_bss_start;
  86. extern int _rtc_bss_end;
  87. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  88. extern int _ext_ram_bss_start;
  89. extern int _ext_ram_bss_end;
  90. #endif
  91. extern int _init_start;
  92. extern void (*__init_array_start)(void);
  93. extern void (*__init_array_end)(void);
  94. extern volatile int port_xSchedulerRunning[2];
  95. static const char* TAG = "cpu_start";
  96. struct object { long placeholder[ 10 ]; };
  97. void __register_frame_info (const void *begin, struct object *ob);
  98. extern char __eh_frame[];
  99. //If CONFIG_SPIRAM_IGNORE_NOTFOUND is set and external RAM is not found or errors out on testing, this is set to false.
  100. static bool s_spiram_okay=true;
  101. /*
  102. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  103. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  104. */
  105. void IRAM_ATTR call_start_cpu0(void)
  106. {
  107. #if CONFIG_FREERTOS_UNICORE
  108. RESET_REASON rst_reas[1];
  109. #else
  110. RESET_REASON rst_reas[2];
  111. #endif
  112. cpu_configure_region_protection();
  113. cpu_init_memctl();
  114. //Move exception vectors to IRAM
  115. asm volatile (\
  116. "wsr %0, vecbase\n" \
  117. ::"r"(&_init_start));
  118. rst_reas[0] = rtc_get_reset_reason(0);
  119. #if !CONFIG_FREERTOS_UNICORE
  120. rst_reas[1] = rtc_get_reset_reason(1);
  121. #endif
  122. // from panic handler we can be reset by RWDT or TG0WDT
  123. if (rst_reas[0] == RTCWDT_SYS_RESET || rst_reas[0] == TG0WDT_SYS_RESET
  124. #if !CONFIG_FREERTOS_UNICORE
  125. || rst_reas[1] == RTCWDT_SYS_RESET || rst_reas[1] == TG0WDT_SYS_RESET
  126. #endif
  127. ) {
  128. #ifndef CONFIG_BOOTLOADER_WDT_ENABLE
  129. rtc_wdt_disable();
  130. #endif
  131. }
  132. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  133. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  134. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  135. if (rst_reas[0] != DEEPSLEEP_RESET) {
  136. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  137. }
  138. #if CONFIG_SPIRAM_BOOT_INIT
  139. esp_spiram_init_cache();
  140. if (esp_spiram_init() != ESP_OK) {
  141. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  142. ESP_EARLY_LOGE(TAG, "Failed to init external RAM, needed for external .bss segment");
  143. abort();
  144. #endif
  145. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  146. ESP_EARLY_LOGI(TAG, "Failed to init external RAM; continuing without it.");
  147. s_spiram_okay = false;
  148. #else
  149. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  150. abort();
  151. #endif
  152. }
  153. #endif
  154. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  155. if (LOG_LOCAL_LEVEL >= ESP_LOG_INFO) {
  156. const esp_app_desc_t *app_desc = esp_ota_get_app_description();
  157. ESP_EARLY_LOGI(TAG, "Application information:");
  158. #ifndef CONFIG_APP_EXCLUDE_PROJECT_NAME_VAR
  159. ESP_EARLY_LOGI(TAG, "Project name: %s", app_desc->project_name);
  160. #endif
  161. #ifndef CONFIG_APP_EXCLUDE_PROJECT_VER_VAR
  162. ESP_EARLY_LOGI(TAG, "App version: %s", app_desc->version);
  163. #endif
  164. #ifdef CONFIG_BOOTLOADER_APP_SECURE_VERSION
  165. ESP_EARLY_LOGI(TAG, "Secure version: %d", app_desc->secure_version);
  166. #endif
  167. #ifdef CONFIG_APP_COMPILE_TIME_DATE
  168. ESP_EARLY_LOGI(TAG, "Compile time: %s %s", app_desc->date, app_desc->time);
  169. #endif
  170. char buf[17];
  171. esp_ota_get_app_elf_sha256(buf, sizeof(buf));
  172. ESP_EARLY_LOGI(TAG, "ELF file SHA256: %s...", buf);
  173. ESP_EARLY_LOGI(TAG, "ESP-IDF: %s", app_desc->idf_ver);
  174. }
  175. #if !CONFIG_FREERTOS_UNICORE
  176. if (REG_GET_BIT(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_VER_DIS_APP_CPU)) {
  177. ESP_EARLY_LOGE(TAG, "Running on single core chip, but application is built with dual core support.");
  178. ESP_EARLY_LOGE(TAG, "Please enable CONFIG_FREERTOS_UNICORE option in menuconfig.");
  179. abort();
  180. }
  181. ESP_EARLY_LOGI(TAG, "Starting app cpu, entry point is %p", call_start_cpu1);
  182. #ifdef CONFIG_SECURE_FLASH_ENC_ENABLED
  183. esp_flash_encryption_init_checks();
  184. #endif
  185. //Flush and enable icache for APP CPU
  186. Cache_Flush(1);
  187. Cache_Read_Enable(1);
  188. esp_cpu_unstall(1);
  189. // Enable clock and reset APP CPU. Note that OpenOCD may have already
  190. // enabled clock and taken APP CPU out of reset. In this case don't reset
  191. // APP CPU again, as that will clear the breakpoints which may have already
  192. // been set.
  193. if (!DPORT_GET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN)) {
  194. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  195. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_C_REG, DPORT_APPCPU_RUNSTALL);
  196. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  197. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  198. }
  199. ets_set_appcpu_boot_addr((uint32_t)call_start_cpu1);
  200. while (!app_cpu_started) {
  201. ets_delay_us(100);
  202. }
  203. #else
  204. ESP_EARLY_LOGI(TAG, "Single core mode");
  205. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  206. #endif
  207. #if CONFIG_SPIRAM_MEMTEST
  208. if (s_spiram_okay) {
  209. bool ext_ram_ok=esp_spiram_test();
  210. if (!ext_ram_ok) {
  211. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  212. abort();
  213. }
  214. }
  215. #endif
  216. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  217. memset(&_ext_ram_bss_start, 0, (&_ext_ram_bss_end - &_ext_ram_bss_start) * sizeof(_ext_ram_bss_start));
  218. #endif
  219. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  220. If the heap allocator is initialized first, it will put free memory linked list items into
  221. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  222. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  223. works around this problem.
  224. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  225. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  226. fail initializing it properly. */
  227. heap_caps_init();
  228. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  229. start_cpu0();
  230. }
  231. #if !CONFIG_FREERTOS_UNICORE
  232. static void wdt_reset_cpu1_info_enable(void)
  233. {
  234. DPORT_REG_SET_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_PDEBUG_ENABLE | DPORT_APP_CPU_RECORD_ENABLE);
  235. DPORT_REG_CLR_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_RECORD_ENABLE);
  236. }
  237. void IRAM_ATTR call_start_cpu1(void)
  238. {
  239. asm volatile (\
  240. "wsr %0, vecbase\n" \
  241. ::"r"(&_init_start));
  242. ets_set_appcpu_boot_addr(0);
  243. cpu_configure_region_protection();
  244. cpu_init_memctl();
  245. #if CONFIG_ESP_CONSOLE_UART_NONE
  246. ets_install_putc1(NULL);
  247. ets_install_putc2(NULL);
  248. #else // CONFIG_ESP_CONSOLE_UART_NONE
  249. uartAttach();
  250. ets_install_uart_printf();
  251. uart_tx_switch(CONFIG_ESP_CONSOLE_UART_NUM);
  252. #endif
  253. wdt_reset_cpu1_info_enable();
  254. ESP_EARLY_LOGI(TAG, "App cpu up.");
  255. app_cpu_started = 1;
  256. start_cpu1();
  257. }
  258. #endif //!CONFIG_FREERTOS_UNICORE
  259. static void intr_matrix_clear(void)
  260. {
  261. //Clear all the interrupt matrix register
  262. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i <= ETS_CACHE_IA_INTR_SOURCE; i++) {
  263. intr_matrix_set(0, i, ETS_INVALID_INUM);
  264. #if !CONFIG_FREERTOS_UNICORE
  265. intr_matrix_set(1, i, ETS_INVALID_INUM);
  266. #endif
  267. }
  268. }
  269. void start_cpu0_default(void)
  270. {
  271. esp_err_t err;
  272. esp_setup_syscall_table();
  273. if (s_spiram_okay) {
  274. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  275. esp_err_t r=esp_spiram_add_to_heapalloc();
  276. if (r != ESP_OK) {
  277. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  278. abort();
  279. }
  280. #if CONFIG_SPIRAM_USE_MALLOC
  281. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  282. #endif
  283. #endif
  284. }
  285. //Enable trace memory and immediately start trace.
  286. #if CONFIG_ESP32_TRAX
  287. #if CONFIG_ESP32_TRAX_TWOBANKS
  288. trax_enable(TRAX_ENA_PRO_APP);
  289. #else
  290. trax_enable(TRAX_ENA_PRO);
  291. #endif
  292. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  293. #endif
  294. esp_clk_init();
  295. esp_perip_clk_init();
  296. intr_matrix_clear();
  297. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  298. #ifdef CONFIG_PM_ENABLE
  299. const int uart_clk_freq = REF_CLK_FREQ;
  300. /* When DFS is enabled, use REFTICK as UART clock source */
  301. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_ESP_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  302. #else
  303. const int uart_clk_freq = APB_CLK_FREQ;
  304. #endif // CONFIG_PM_DFS_ENABLE
  305. uart_div_modify(CONFIG_ESP_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_ESP_CONSOLE_UART_BAUDRATE);
  306. #endif // CONFIG_ESP_CONSOLE_UART_NONE
  307. #if CONFIG_ESP32_BROWNOUT_DET
  308. esp_brownout_init();
  309. #endif
  310. #if CONFIG_ESP32_DISABLE_BASIC_ROM_CONSOLE
  311. esp_efuse_disable_basic_rom_console();
  312. #endif
  313. rtc_gpio_force_hold_dis_all();
  314. esp_vfs_dev_uart_register();
  315. esp_reent_init(_GLOBAL_REENT);
  316. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  317. const char* default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_ESP_CONSOLE_UART_NUM);
  318. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  319. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  320. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  321. #else
  322. _GLOBAL_REENT->_stdin = (FILE*) &__sf_fake_stdin;
  323. _GLOBAL_REENT->_stdout = (FILE*) &__sf_fake_stdout;
  324. _GLOBAL_REENT->_stderr = (FILE*) &__sf_fake_stderr;
  325. #endif
  326. esp_timer_init();
  327. esp_set_time_from_rtc();
  328. #if CONFIG_APPTRACE_ENABLE
  329. err = esp_apptrace_init();
  330. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  331. #endif
  332. #if CONFIG_SYSVIEW_ENABLE
  333. SEGGER_SYSVIEW_Conf();
  334. #endif
  335. #if CONFIG_ESP_DEBUG_STUBS_ENABLE
  336. esp_dbg_stubs_init();
  337. #endif
  338. err = esp_pthread_init();
  339. assert(err == ESP_OK && "Failed to init pthread module!");
  340. do_global_ctors();
  341. #if CONFIG_ESP_INT_WDT
  342. esp_int_wdt_init();
  343. //Initialize the interrupt watch dog for CPU0.
  344. esp_int_wdt_cpu_init();
  345. #endif
  346. esp_cache_err_int_init();
  347. esp_crosscore_int_init();
  348. #ifndef CONFIG_FREERTOS_UNICORE
  349. esp_dport_access_int_init();
  350. #endif
  351. bootloader_flash_update_id();
  352. #if !CONFIG_SPIRAM_BOOT_INIT
  353. // Read the application binary image header. This will also decrypt the header if the image is encrypted.
  354. esp_image_header_t fhdr = {0};
  355. #ifdef CONFIG_APP_BUILD_TYPE_ELF_RAM
  356. fhdr.spi_mode = ESP_IMAGE_SPI_MODE_DIO;
  357. fhdr.spi_speed = ESP_IMAGE_SPI_SPEED_40M;
  358. fhdr.spi_size = ESP_IMAGE_FLASH_SIZE_4MB;
  359. extern void esp_rom_spiflash_attach(uint32_t, bool);
  360. esp_rom_spiflash_attach(ets_efuse_get_spiconfig(), false);
  361. esp_rom_spiflash_unlock();
  362. #else
  363. // This assumes that DROM is the first segment in the application binary, i.e. that we can read
  364. // the binary header through cache by accessing SOC_DROM_LOW address.
  365. memcpy(&fhdr, (void*) SOC_DROM_LOW, sizeof(fhdr));
  366. #endif // CONFIG_APP_BUILD_TYPE_ELF_RAM
  367. // If psram is uninitialized, we need to improve some flash configuration.
  368. bootloader_flash_clock_config(&fhdr);
  369. bootloader_flash_gpio_config(&fhdr);
  370. bootloader_flash_dummy_config(&fhdr);
  371. bootloader_flash_cs_timing_config();
  372. #endif //!CONFIG_SPIRAM_BOOT_INIT
  373. spi_flash_init();
  374. /* init default OS-aware flash access critical section */
  375. spi_flash_guard_set(&g_flash_guard_default_ops);
  376. esp_flash_app_init();
  377. esp_err_t flash_ret = esp_flash_init_default_chip();
  378. assert(flash_ret == ESP_OK);
  379. #ifdef CONFIG_PM_ENABLE
  380. esp_pm_impl_init();
  381. #ifdef CONFIG_PM_DFS_INIT_AUTO
  382. int xtal_freq = (int) rtc_clk_xtal_freq_get();
  383. esp_pm_config_esp32_t cfg = {
  384. .max_freq_mhz = CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ,
  385. .min_freq_mhz = xtal_freq,
  386. };
  387. esp_pm_configure(&cfg);
  388. #endif //CONFIG_PM_DFS_INIT_AUTO
  389. #endif //CONFIG_PM_ENABLE
  390. #if CONFIG_ESP32_ENABLE_COREDUMP
  391. esp_core_dump_init();
  392. #endif
  393. #if CONFIG_ESP32_WIFI_SW_COEXIST_ENABLE
  394. esp_coex_adapter_register(&g_coex_adapter_funcs);
  395. coex_pre_init();
  396. #endif
  397. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  398. ESP_TASK_MAIN_STACK, NULL,
  399. ESP_TASK_MAIN_PRIO, NULL, 0);
  400. assert(res == pdTRUE);
  401. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  402. vTaskStartScheduler();
  403. abort(); /* Only get to here if not enough free heap to start scheduler */
  404. }
  405. #if !CONFIG_FREERTOS_UNICORE
  406. void start_cpu1_default(void)
  407. {
  408. // Wait for FreeRTOS initialization to finish on PRO CPU
  409. while (port_xSchedulerRunning[0] == 0) {
  410. ;
  411. }
  412. #if CONFIG_ESP32_TRAX_TWOBANKS
  413. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  414. #endif
  415. #if CONFIG_APPTRACE_ENABLE
  416. esp_err_t err = esp_apptrace_init();
  417. assert(err == ESP_OK && "Failed to init apptrace module on APP CPU!");
  418. #endif
  419. #if CONFIG_ESP_INT_WDT
  420. //Initialize the interrupt watch dog for CPU1.
  421. esp_int_wdt_cpu_init();
  422. #endif
  423. //Take care putting stuff here: if asked, FreeRTOS will happily tell you the scheduler
  424. //has started, but it isn't active *on this CPU* yet.
  425. esp_cache_err_int_init();
  426. esp_crosscore_int_init();
  427. esp_dport_access_int_init();
  428. ESP_EARLY_LOGI(TAG, "Starting scheduler on APP CPU.");
  429. xPortStartScheduler();
  430. abort(); /* Only get to here if FreeRTOS somehow very broken */
  431. }
  432. #endif //!CONFIG_FREERTOS_UNICORE
  433. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  434. size_t __cxx_eh_arena_size_get(void)
  435. {
  436. return CONFIG_COMPILER_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  437. }
  438. #endif
  439. static void do_global_ctors(void)
  440. {
  441. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  442. static struct object ob;
  443. __register_frame_info( __eh_frame, &ob );
  444. #endif
  445. void (**p)(void);
  446. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  447. (*p)();
  448. }
  449. }
  450. static void main_task(void* args)
  451. {
  452. #if !CONFIG_FREERTOS_UNICORE
  453. // Wait for FreeRTOS initialization to finish on APP CPU, before replacing its startup stack
  454. while (port_xSchedulerRunning[1] == 0) {
  455. ;
  456. }
  457. #endif
  458. //Enable allocation in region where the startup stacks were located.
  459. heap_caps_enable_nonos_stack_heaps();
  460. // Now we have startup stack RAM available for heap, enable any DMA pool memory
  461. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  462. esp_err_t r = esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  463. if (r != ESP_OK) {
  464. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool (error 0x%x)", r);
  465. abort();
  466. }
  467. #endif
  468. //Initialize task wdt if configured to do so
  469. #ifdef CONFIG_ESP_TASK_WDT_PANIC
  470. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, true));
  471. #elif CONFIG_ESP_TASK_WDT
  472. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, false));
  473. #endif
  474. //Add IDLE 0 to task wdt
  475. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU0
  476. TaskHandle_t idle_0 = xTaskGetIdleTaskHandleForCPU(0);
  477. if(idle_0 != NULL){
  478. ESP_ERROR_CHECK(esp_task_wdt_add(idle_0));
  479. }
  480. #endif
  481. //Add IDLE 1 to task wdt
  482. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU1
  483. TaskHandle_t idle_1 = xTaskGetIdleTaskHandleForCPU(1);
  484. if(idle_1 != NULL){
  485. ESP_ERROR_CHECK(esp_task_wdt_add(idle_1));
  486. }
  487. #endif
  488. // Now that the application is about to start, disable boot watchdog
  489. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  490. rtc_wdt_disable();
  491. #endif
  492. #ifdef CONFIG_BOOTLOADER_EFUSE_SECURE_VERSION_EMULATE
  493. const esp_partition_t *efuse_partition = esp_partition_find_first(ESP_PARTITION_TYPE_DATA, ESP_PARTITION_SUBTYPE_DATA_EFUSE_EM, NULL);
  494. if (efuse_partition) {
  495. esp_efuse_init(efuse_partition->address, efuse_partition->size);
  496. }
  497. #endif
  498. app_main();
  499. vTaskDelete(NULL);
  500. }