bootloader_flash_config_esp32s3.c 2.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * SPDX-FileCopyrightText: 2020-2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdbool.h>
  7. #include <assert.h>
  8. #include "string.h"
  9. #include "sdkconfig.h"
  10. #include "esp_err.h"
  11. #include "esp_log.h"
  12. #include "esp32s3/rom/spi_flash.h"
  13. #include "soc/efuse_reg.h"
  14. #include "soc/spi_reg.h"
  15. #include "soc/spi_mem_reg.h"
  16. #include "soc/soc_caps.h"
  17. #include "flash_qio_mode.h"
  18. #include "bootloader_flash_config.h"
  19. #include "bootloader_common.h"
  20. #define FLASH_IO_MATRIX_DUMMY_40M 0
  21. #define FLASH_IO_MATRIX_DUMMY_80M 0
  22. #define FLASH_IO_DRIVE_GD_WITH_1V8PSRAM 3
  23. #define FLASH_CS_SETUP_TIME 3
  24. #define FLASH_CS_HOLD_TIME 3
  25. #define FLASH_CS_HOLD_DELAY 2
  26. void bootloader_flash_update_id()
  27. {
  28. esp_rom_spiflash_chip_t *chip = &rom_spiflash_legacy_data->chip;
  29. chip->device_id = bootloader_read_flash_id();
  30. }
  31. void IRAM_ATTR bootloader_flash_cs_timing_config()
  32. {
  33. //SPI0/1 share the cs_hold / cs_setup, cd_hold_time / cd_setup_time, cs_hold_delay registers for FLASH, so we only need to set SPI0 related registers here
  34. #if CONFIG_ESPTOOLPY_OCT_FLASH
  35. SET_PERI_REG_MASK(SPI_MEM_USER_REG(0), SPI_MEM_CS_HOLD_M | SPI_MEM_CS_SETUP_M);
  36. SET_PERI_REG_BITS(SPI_MEM_CTRL2_REG(0), SPI_MEM_CS_HOLD_TIME_V, FLASH_CS_HOLD_TIME, SPI_MEM_CS_HOLD_TIME_S);
  37. SET_PERI_REG_BITS(SPI_MEM_CTRL2_REG(0), SPI_MEM_CS_SETUP_TIME_V, FLASH_CS_SETUP_TIME, SPI_MEM_CS_SETUP_TIME_S);
  38. //CS high time
  39. SET_PERI_REG_BITS(SPI_MEM_CTRL2_REG(0), SPI_MEM_CS_HOLD_DELAY_V, FLASH_CS_HOLD_DELAY, SPI_MEM_CS_HOLD_DELAY_S);
  40. #else
  41. SET_PERI_REG_BITS(SPI_MEM_CTRL2_REG(0), SPI_MEM_CS_HOLD_TIME_V, 0, SPI_MEM_CS_HOLD_TIME_S);
  42. SET_PERI_REG_BITS(SPI_MEM_CTRL2_REG(0), SPI_MEM_CS_SETUP_TIME_V, 0, SPI_MEM_CS_SETUP_TIME_S);
  43. SET_PERI_REG_MASK(SPI_MEM_USER_REG(0), SPI_MEM_CS_HOLD_M | SPI_MEM_CS_SETUP_M);
  44. #endif
  45. }
  46. void IRAM_ATTR bootloader_flash_clock_config(const esp_image_header_t *pfhdr)
  47. {
  48. uint32_t spi_clk_div = 0;
  49. switch (pfhdr->spi_speed) {
  50. case ESP_IMAGE_SPI_SPEED_80M:
  51. spi_clk_div = 1;
  52. break;
  53. case ESP_IMAGE_SPI_SPEED_40M:
  54. spi_clk_div = 2;
  55. break;
  56. case ESP_IMAGE_SPI_SPEED_26M:
  57. spi_clk_div = 3;
  58. break;
  59. case ESP_IMAGE_SPI_SPEED_20M:
  60. spi_clk_div = 4;
  61. break;
  62. default:
  63. break;
  64. }
  65. esp_rom_spiflash_config_clk(spi_clk_div, 0);
  66. esp_rom_spiflash_config_clk(spi_clk_div, 1);
  67. }
  68. void IRAM_ATTR bootloader_flash_set_dummy_out(void)
  69. {
  70. REG_SET_BIT(SPI_MEM_CTRL_REG(0), SPI_MEM_FDUMMY_OUT | SPI_MEM_D_POL | SPI_MEM_Q_POL);
  71. REG_SET_BIT(SPI_MEM_CTRL_REG(1), SPI_MEM_FDUMMY_OUT | SPI_MEM_D_POL | SPI_MEM_Q_POL);
  72. }
  73. void IRAM_ATTR bootloader_flash_dummy_config(const esp_image_header_t *pfhdr)
  74. {
  75. bootloader_configure_spi_pins(1);
  76. bootloader_flash_set_dummy_out();
  77. }