flash_ops.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750
  1. // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdlib.h>
  15. #include <assert.h>
  16. #include <string.h>
  17. #include <stdio.h>
  18. #include <sys/param.h> // For MIN/MAX(a, b)
  19. #include <freertos/FreeRTOS.h>
  20. #include <freertos/task.h>
  21. #include <freertos/semphr.h>
  22. #include <soc/soc.h>
  23. #include <soc/dport_reg.h>
  24. #include <soc/soc_memory_layout.h>
  25. #include "sdkconfig.h"
  26. #include "esp_ipc.h"
  27. #include "esp_attr.h"
  28. #include "esp_spi_flash.h"
  29. #include "esp_log.h"
  30. #if CONFIG_IDF_TARGET_ESP32
  31. #include "esp32/rom/spi_flash.h"
  32. #include "esp32/rom/cache.h"
  33. #include "esp32/clk.h"
  34. #elif CONFIG_IDF_TARGET_ESP32S2
  35. #include "esp32s2/rom/spi_flash.h"
  36. #include "esp32s2/rom/cache.h"
  37. #include "esp32s2/clk.h"
  38. #include "soc/spi_mem_reg.h"
  39. #include "soc/spi_mem_struct.h"
  40. #endif
  41. #include "esp_flash_partitions.h"
  42. #include "cache_utils.h"
  43. #include "esp_flash.h"
  44. #include "esp_attr.h"
  45. esp_rom_spiflash_result_t IRAM_ATTR spi_flash_write_encrypted_chip(size_t dest_addr, const void *src, size_t size);
  46. /* bytes erased by SPIEraseBlock() ROM function */
  47. #define BLOCK_ERASE_SIZE 65536
  48. /* Limit number of bytes written/read in a single SPI operation,
  49. as these operations disable all higher priority tasks from running.
  50. */
  51. #define MAX_WRITE_CHUNK 8192
  52. #define MAX_READ_CHUNK 16384
  53. static const char *TAG __attribute__((unused)) = "spi_flash";
  54. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  55. static spi_flash_counters_t s_flash_stats;
  56. #define COUNTER_START() uint32_t ts_begin = xthal_get_ccount()
  57. #define COUNTER_STOP(counter) \
  58. do{ \
  59. s_flash_stats.counter.count++; \
  60. s_flash_stats.counter.time += (xthal_get_ccount() - ts_begin) / (esp_clk_cpu_freq() / 1000000); \
  61. } while(0)
  62. #define COUNTER_ADD_BYTES(counter, size) \
  63. do { \
  64. s_flash_stats.counter.bytes += size; \
  65. } while (0)
  66. #else
  67. #define COUNTER_START()
  68. #define COUNTER_STOP(counter)
  69. #define COUNTER_ADD_BYTES(counter, size)
  70. #endif //CONFIG_SPI_FLASH_ENABLE_COUNTERS
  71. static esp_err_t spi_flash_translate_rc(esp_rom_spiflash_result_t rc);
  72. static bool is_safe_write_address(size_t addr, size_t size);
  73. const DRAM_ATTR spi_flash_guard_funcs_t g_flash_guard_default_ops = {
  74. .start = spi_flash_disable_interrupts_caches_and_other_cpu,
  75. .end = spi_flash_enable_interrupts_caches_and_other_cpu,
  76. .op_lock = spi_flash_op_lock,
  77. .op_unlock = spi_flash_op_unlock,
  78. #if !CONFIG_SPI_FLASH_DANGEROUS_WRITE_ALLOWED
  79. .is_safe_write_address = is_safe_write_address
  80. #endif
  81. };
  82. const DRAM_ATTR spi_flash_guard_funcs_t g_flash_guard_no_os_ops = {
  83. .start = spi_flash_disable_interrupts_caches_and_other_cpu_no_os,
  84. .end = spi_flash_enable_interrupts_caches_no_os,
  85. .op_lock = 0,
  86. .op_unlock = 0,
  87. #if !CONFIG_SPI_FLASH_DANGEROUS_WRITE_ALLOWED
  88. .is_safe_write_address = 0
  89. #endif
  90. };
  91. static const spi_flash_guard_funcs_t *s_flash_guard_ops;
  92. #ifdef CONFIG_SPI_FLASH_DANGEROUS_WRITE_ABORTS
  93. #define UNSAFE_WRITE_ADDRESS abort()
  94. #else
  95. #define UNSAFE_WRITE_ADDRESS return false
  96. #endif
  97. /* CHECK_WRITE_ADDRESS macro to fail writes which land in the
  98. bootloader, partition table, or running application region.
  99. */
  100. #if CONFIG_SPI_FLASH_DANGEROUS_WRITE_ALLOWED
  101. #define CHECK_WRITE_ADDRESS(ADDR, SIZE)
  102. #else /* FAILS or ABORTS */
  103. #define CHECK_WRITE_ADDRESS(ADDR, SIZE) do { \
  104. if (s_flash_guard_ops && s_flash_guard_ops->is_safe_write_address && !s_flash_guard_ops->is_safe_write_address(ADDR, SIZE)) { \
  105. return ESP_ERR_INVALID_ARG; \
  106. } \
  107. } while(0)
  108. #endif // CONFIG_SPI_FLASH_DANGEROUS_WRITE_ALLOWED
  109. static __attribute__((unused)) bool is_safe_write_address(size_t addr, size_t size)
  110. {
  111. if (!esp_partition_main_flash_region_safe(addr, size)) {
  112. UNSAFE_WRITE_ADDRESS;
  113. }
  114. return true;
  115. }
  116. void spi_flash_init(void)
  117. {
  118. spi_flash_init_lock();
  119. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  120. spi_flash_reset_counters();
  121. #endif
  122. }
  123. void IRAM_ATTR spi_flash_guard_set(const spi_flash_guard_funcs_t *funcs)
  124. {
  125. s_flash_guard_ops = funcs;
  126. }
  127. const spi_flash_guard_funcs_t *IRAM_ATTR spi_flash_guard_get(void)
  128. {
  129. return s_flash_guard_ops;
  130. }
  131. size_t IRAM_ATTR spi_flash_get_chip_size(void)
  132. {
  133. return g_rom_flashchip.chip_size;
  134. }
  135. static inline void IRAM_ATTR spi_flash_guard_start(void)
  136. {
  137. if (s_flash_guard_ops && s_flash_guard_ops->start) {
  138. s_flash_guard_ops->start();
  139. }
  140. }
  141. static inline void IRAM_ATTR spi_flash_guard_end(void)
  142. {
  143. if (s_flash_guard_ops && s_flash_guard_ops->end) {
  144. s_flash_guard_ops->end();
  145. }
  146. }
  147. static inline void IRAM_ATTR spi_flash_guard_op_lock(void)
  148. {
  149. if (s_flash_guard_ops && s_flash_guard_ops->op_lock) {
  150. s_flash_guard_ops->op_lock();
  151. }
  152. }
  153. static inline void IRAM_ATTR spi_flash_guard_op_unlock(void)
  154. {
  155. if (s_flash_guard_ops && s_flash_guard_ops->op_unlock) {
  156. s_flash_guard_ops->op_unlock();
  157. }
  158. }
  159. #ifdef CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  160. static esp_rom_spiflash_result_t IRAM_ATTR spi_flash_unlock(void)
  161. {
  162. static bool unlocked = false;
  163. if (!unlocked) {
  164. spi_flash_guard_start();
  165. esp_rom_spiflash_result_t rc = esp_rom_spiflash_unlock();
  166. spi_flash_guard_end();
  167. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  168. return rc;
  169. }
  170. unlocked = true;
  171. }
  172. return ESP_ROM_SPIFLASH_RESULT_OK;
  173. }
  174. #else
  175. static esp_rom_spiflash_result_t IRAM_ATTR spi_flash_unlock(void)
  176. {
  177. esp_err_t err = esp_flash_set_chip_write_protect(NULL, false);
  178. if (err != ESP_OK) {
  179. return ESP_ROM_SPIFLASH_RESULT_ERR;
  180. }
  181. return ESP_ROM_SPIFLASH_RESULT_OK;
  182. }
  183. #endif // CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  184. esp_err_t IRAM_ATTR spi_flash_erase_sector(size_t sec)
  185. {
  186. CHECK_WRITE_ADDRESS(sec * SPI_FLASH_SEC_SIZE, SPI_FLASH_SEC_SIZE);
  187. return spi_flash_erase_range(sec * SPI_FLASH_SEC_SIZE, SPI_FLASH_SEC_SIZE);
  188. }
  189. #ifdef CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  190. //deprecated, only used in compatible mode
  191. esp_err_t IRAM_ATTR spi_flash_erase_range(size_t start_addr, size_t size)
  192. {
  193. CHECK_WRITE_ADDRESS(start_addr, size);
  194. if (start_addr % SPI_FLASH_SEC_SIZE != 0) {
  195. return ESP_ERR_INVALID_ARG;
  196. }
  197. if (size % SPI_FLASH_SEC_SIZE != 0) {
  198. return ESP_ERR_INVALID_SIZE;
  199. }
  200. if (size + start_addr > spi_flash_get_chip_size()) {
  201. return ESP_ERR_INVALID_SIZE;
  202. }
  203. size_t start = start_addr / SPI_FLASH_SEC_SIZE;
  204. size_t end = start + size / SPI_FLASH_SEC_SIZE;
  205. const size_t sectors_per_block = BLOCK_ERASE_SIZE / SPI_FLASH_SEC_SIZE;
  206. COUNTER_START();
  207. esp_rom_spiflash_result_t rc;
  208. rc = spi_flash_unlock();
  209. if (rc == ESP_ROM_SPIFLASH_RESULT_OK) {
  210. for (size_t sector = start; sector != end && rc == ESP_ROM_SPIFLASH_RESULT_OK; ) {
  211. spi_flash_guard_start();
  212. if (sector % sectors_per_block == 0 && end - sector >= sectors_per_block) {
  213. rc = esp_rom_spiflash_erase_block(sector / sectors_per_block);
  214. sector += sectors_per_block;
  215. COUNTER_ADD_BYTES(erase, sectors_per_block * SPI_FLASH_SEC_SIZE);
  216. } else {
  217. rc = esp_rom_spiflash_erase_sector(sector);
  218. ++sector;
  219. COUNTER_ADD_BYTES(erase, SPI_FLASH_SEC_SIZE);
  220. }
  221. spi_flash_guard_end();
  222. }
  223. }
  224. COUNTER_STOP(erase);
  225. spi_flash_guard_start();
  226. spi_flash_check_and_flush_cache(start_addr, size);
  227. spi_flash_guard_end();
  228. return spi_flash_translate_rc(rc);
  229. }
  230. /* Wrapper around esp_rom_spiflash_write() that verifies data as written if CONFIG_SPI_FLASH_VERIFY_WRITE is set.
  231. If CONFIG_SPI_FLASH_VERIFY_WRITE is not set, this is esp_rom_spiflash_write().
  232. */
  233. static IRAM_ATTR esp_rom_spiflash_result_t spi_flash_write_inner(uint32_t target, const uint32_t *src_addr, int32_t len)
  234. {
  235. #ifndef CONFIG_SPI_FLASH_VERIFY_WRITE
  236. return esp_rom_spiflash_write(target, src_addr, len);
  237. #else // CONFIG_SPI_FLASH_VERIFY_WRITE
  238. esp_rom_spiflash_result_t res = ESP_ROM_SPIFLASH_RESULT_OK;
  239. assert(len % sizeof(uint32_t) == 0);
  240. uint32_t before_buf[ESP_ROM_SPIFLASH_BUFF_BYTE_READ_NUM / sizeof(uint32_t)];
  241. uint32_t after_buf[ESP_ROM_SPIFLASH_BUFF_BYTE_READ_NUM / sizeof(uint32_t)];
  242. uint32_t *expected_buf = before_buf;
  243. int32_t remaining = len;
  244. for(int i = 0; i < len; i += sizeof(before_buf)) {
  245. int i_w = i / sizeof(uint32_t); // index in words (i is an index in bytes)
  246. int32_t read_len = MIN(sizeof(before_buf), remaining);
  247. // Read "before" contents from flash
  248. res = esp_rom_spiflash_read(target + i, before_buf, read_len);
  249. if (res != ESP_ROM_SPIFLASH_RESULT_OK) {
  250. break;
  251. }
  252. for (int r = 0; r < read_len; r += sizeof(uint32_t)) {
  253. int r_w = r / sizeof(uint32_t); // index in words (r is index in bytes)
  254. uint32_t write = src_addr[i_w + r_w];
  255. uint32_t before = before_buf[r_w];
  256. uint32_t expected = write & before;
  257. #ifdef CONFIG_SPI_FLASH_WARN_SETTING_ZERO_TO_ONE
  258. if ((before & write) != write) {
  259. spi_flash_guard_end();
  260. ESP_LOGW(TAG, "Write at offset 0x%x requests 0x%08x but will write 0x%08x -> 0x%08x",
  261. target + i + r, write, before, before & write);
  262. spi_flash_guard_start();
  263. }
  264. #endif
  265. expected_buf[r_w] = expected;
  266. }
  267. res = esp_rom_spiflash_write(target + i, &src_addr[i_w], read_len);
  268. if (res != ESP_ROM_SPIFLASH_RESULT_OK) {
  269. break;
  270. }
  271. res = esp_rom_spiflash_read(target + i, after_buf, read_len);
  272. if (res != ESP_ROM_SPIFLASH_RESULT_OK) {
  273. break;
  274. }
  275. for (int r = 0; r < read_len; r += sizeof(uint32_t)) {
  276. int r_w = r / sizeof(uint32_t); // index in words (r is index in bytes)
  277. uint32_t expected = expected_buf[r_w];
  278. uint32_t actual = after_buf[r_w];
  279. if (expected != actual) {
  280. #ifdef CONFIG_SPI_FLASH_LOG_FAILED_WRITE
  281. spi_flash_guard_end();
  282. ESP_LOGE(TAG, "Bad write at offset 0x%x expected 0x%08x readback 0x%08x", target + i + r, expected, actual);
  283. spi_flash_guard_start();
  284. #endif
  285. res = ESP_ROM_SPIFLASH_RESULT_ERR;
  286. }
  287. }
  288. if (res != ESP_ROM_SPIFLASH_RESULT_OK) {
  289. break;
  290. }
  291. remaining -= read_len;
  292. }
  293. return res;
  294. #endif // CONFIG_SPI_FLASH_VERIFY_WRITE
  295. }
  296. esp_err_t IRAM_ATTR spi_flash_write(size_t dst, const void *srcv, size_t size)
  297. {
  298. CHECK_WRITE_ADDRESS(dst, size);
  299. // Out of bound writes are checked in ROM code, but we can give better
  300. // error code here
  301. if (dst + size > g_rom_flashchip.chip_size) {
  302. return ESP_ERR_INVALID_SIZE;
  303. }
  304. if (size == 0) {
  305. return ESP_OK;
  306. }
  307. esp_rom_spiflash_result_t rc = ESP_ROM_SPIFLASH_RESULT_OK;
  308. COUNTER_START();
  309. const uint8_t *srcc = (const uint8_t *) srcv;
  310. /*
  311. * Large operations are split into (up to) 3 parts:
  312. * - Left padding: 4 bytes up to the first 4-byte aligned destination offset.
  313. * - Middle part
  314. * - Right padding: 4 bytes from the last 4-byte aligned offset covered.
  315. */
  316. size_t left_off = dst & ~3U;
  317. size_t left_size = MIN(((dst + 3) & ~3U) - dst, size);
  318. size_t mid_off = left_size;
  319. size_t mid_size = (size - left_size) & ~3U;
  320. size_t right_off = left_size + mid_size;
  321. size_t right_size = size - mid_size - left_size;
  322. rc = spi_flash_unlock();
  323. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  324. goto out;
  325. }
  326. if (left_size > 0) {
  327. uint32_t t = 0xffffffff;
  328. memcpy(((uint8_t *) &t) + (dst - left_off), srcc, left_size);
  329. spi_flash_guard_start();
  330. rc = spi_flash_write_inner(left_off, &t, 4);
  331. spi_flash_guard_end();
  332. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  333. goto out;
  334. }
  335. COUNTER_ADD_BYTES(write, 4);
  336. }
  337. if (mid_size > 0) {
  338. /* If src buffer is 4-byte aligned as well and is not in a region that requires cache access to be enabled, we
  339. * can write directly without buffering in RAM. */
  340. #ifdef ESP_PLATFORM
  341. bool direct_write = esp_ptr_internal(srcc)
  342. && esp_ptr_byte_accessible(srcc)
  343. && ((uintptr_t) srcc + mid_off) % 4 == 0;
  344. #else
  345. bool direct_write = true;
  346. #endif
  347. while(mid_size > 0 && rc == ESP_ROM_SPIFLASH_RESULT_OK) {
  348. uint32_t write_buf[8];
  349. uint32_t write_size = MIN(mid_size, MAX_WRITE_CHUNK);
  350. const uint8_t *write_src = srcc + mid_off;
  351. if (!direct_write) {
  352. write_size = MIN(write_size, sizeof(write_buf));
  353. memcpy(write_buf, write_src, write_size);
  354. write_src = (const uint8_t *)write_buf;
  355. }
  356. spi_flash_guard_start();
  357. rc = spi_flash_write_inner(dst + mid_off, (const uint32_t *) write_src, write_size);
  358. spi_flash_guard_end();
  359. COUNTER_ADD_BYTES(write, write_size);
  360. mid_size -= write_size;
  361. mid_off += write_size;
  362. }
  363. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  364. goto out;
  365. }
  366. }
  367. if (right_size > 0) {
  368. uint32_t t = 0xffffffff;
  369. memcpy(&t, srcc + right_off, right_size);
  370. spi_flash_guard_start();
  371. rc = spi_flash_write_inner(dst + right_off, &t, 4);
  372. spi_flash_guard_end();
  373. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  374. goto out;
  375. }
  376. COUNTER_ADD_BYTES(write, 4);
  377. }
  378. out:
  379. COUNTER_STOP(write);
  380. spi_flash_guard_start();
  381. spi_flash_check_and_flush_cache(dst, size);
  382. spi_flash_guard_end();
  383. return spi_flash_translate_rc(rc);
  384. }
  385. #endif // CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  386. esp_err_t IRAM_ATTR spi_flash_write_encrypted(size_t dest_addr, const void *src, size_t size)
  387. {
  388. esp_err_t err = ESP_OK;
  389. CHECK_WRITE_ADDRESS(dest_addr, size);
  390. if ((dest_addr % 16) != 0) {
  391. return ESP_ERR_INVALID_ARG;
  392. }
  393. if ((size % 16) != 0) {
  394. return ESP_ERR_INVALID_SIZE;
  395. }
  396. COUNTER_START();
  397. esp_rom_spiflash_result_t rc = spi_flash_unlock();
  398. err = spi_flash_translate_rc(rc);
  399. if (err != ESP_OK) {
  400. goto fail;
  401. }
  402. #ifndef CONFIG_SPI_FLASH_VERIFY_WRITE
  403. err = spi_flash_write_encrypted_chip(dest_addr, src, size);
  404. COUNTER_ADD_BYTES(write, size);
  405. spi_flash_guard_start();
  406. spi_flash_check_and_flush_cache(dest_addr, size);
  407. spi_flash_guard_end();
  408. #else
  409. const uint32_t* src_w = (const uint32_t*)src;
  410. uint32_t read_buf[ESP_ROM_SPIFLASH_BUFF_BYTE_READ_NUM / sizeof(uint32_t)];
  411. int32_t remaining = size;
  412. for(int i = 0; i < size; i += sizeof(read_buf)) {
  413. int i_w = i / sizeof(uint32_t); // index in words (i is an index in bytes)
  414. int32_t read_len = MIN(sizeof(read_buf), remaining);
  415. // Read "before" contents from flash
  416. esp_err_t err = spi_flash_read(dest_addr + i, read_buf, read_len);
  417. if (err != ESP_OK) {
  418. break;
  419. }
  420. #ifdef CONFIG_SPI_FLASH_WARN_SETTING_ZERO_TO_ONE
  421. //The written data cannot be predicted, so warning is shown if any of the bits is not 1.
  422. for (int r = 0; r < read_len; r += sizeof(uint32_t)) {
  423. uint32_t before = read_buf[r / sizeof(uint32_t)];
  424. if (before != 0xFFFFFFFF) {
  425. ESP_LOGW(TAG, "Encrypted write at offset 0x%x but not erased (0x%08x)",
  426. dest_addr + i + r, before);
  427. }
  428. }
  429. #endif
  430. err = spi_flash_write_encrypted_chip(dest_addr + i, src + i, read_len);
  431. if (err != ESP_OK) {
  432. break;
  433. }
  434. COUNTER_ADD_BYTES(write, size);
  435. spi_flash_guard_start();
  436. spi_flash_check_and_flush_cache(dest_addr, size);
  437. spi_flash_guard_end();
  438. err = spi_flash_read_encrypted(dest_addr + i, read_buf, read_len);
  439. if (err != ESP_OK) {
  440. break;
  441. }
  442. for (int r = 0; r < read_len; r += sizeof(uint32_t)) {
  443. int r_w = r / sizeof(uint32_t); // index in words (r is index in bytes)
  444. uint32_t expected = src_w[i_w + r_w];
  445. uint32_t actual = read_buf[r_w];
  446. if (expected != actual) {
  447. #ifdef CONFIG_SPI_FLASH_LOG_FAILED_WRITE
  448. ESP_LOGE(TAG, "Bad write at offset 0x%x expected 0x%08x readback 0x%08x", dest_addr + i + r, expected, actual);
  449. #endif
  450. err = ESP_FAIL;
  451. }
  452. }
  453. if (err != ESP_OK) {
  454. break;
  455. }
  456. remaining -= read_len;
  457. }
  458. #endif // CONFIG_SPI_FLASH_VERIFY_WRITE
  459. fail:
  460. COUNTER_STOP(write);
  461. return err;
  462. }
  463. #ifdef CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  464. esp_err_t IRAM_ATTR spi_flash_read(size_t src, void *dstv, size_t size)
  465. {
  466. // Out of bound reads are checked in ROM code, but we can give better
  467. // error code here
  468. if (src + size > g_rom_flashchip.chip_size) {
  469. return ESP_ERR_INVALID_SIZE;
  470. }
  471. if (size == 0) {
  472. return ESP_OK;
  473. }
  474. esp_rom_spiflash_result_t rc = ESP_ROM_SPIFLASH_RESULT_OK;
  475. COUNTER_START();
  476. spi_flash_guard_start();
  477. /* To simplify boundary checks below, we handle small reads separately. */
  478. if (size < 16) {
  479. uint32_t t[6]; /* Enough for 16 bytes + 4 on either side for padding. */
  480. uint32_t read_src = src & ~3U;
  481. uint32_t left_off = src & 3U;
  482. uint32_t read_size = (left_off + size + 3) & ~3U;
  483. rc = esp_rom_spiflash_read(read_src, t, read_size);
  484. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  485. goto out;
  486. }
  487. COUNTER_ADD_BYTES(read, read_size);
  488. #ifdef ESP_PLATFORM
  489. if (esp_ptr_external_ram(dstv)) {
  490. spi_flash_guard_end();
  491. memcpy(dstv, ((uint8_t *) t) + left_off, size);
  492. spi_flash_guard_start();
  493. } else {
  494. memcpy(dstv, ((uint8_t *) t) + left_off, size);
  495. }
  496. #else
  497. memcpy(dstv, ((uint8_t *) t) + left_off, size);
  498. #endif
  499. goto out;
  500. }
  501. uint8_t *dstc = (uint8_t *) dstv;
  502. intptr_t dsti = (intptr_t) dstc;
  503. /*
  504. * Large operations are split into (up to) 3 parts:
  505. * - The middle part: from the first 4-aligned position in src to the first
  506. * 4-aligned position in dst.
  507. */
  508. size_t src_mid_off = (src % 4 == 0 ? 0 : 4 - (src % 4));
  509. size_t dst_mid_off = (dsti % 4 == 0 ? 0 : 4 - (dsti % 4));
  510. size_t mid_size = (size - MAX(src_mid_off, dst_mid_off)) & ~3U;
  511. /*
  512. * - Once the middle part is in place, src_mid_off bytes from the preceding
  513. * 4-aligned source location are added on the left.
  514. */
  515. size_t pad_left_src = src & ~3U;
  516. size_t pad_left_size = src_mid_off;
  517. /*
  518. * - Finally, the right part is added: from the end of the middle part to
  519. * the end. Depending on the alignment of source and destination, this may
  520. * be a 4 or 8 byte read from pad_right_src.
  521. */
  522. size_t pad_right_src = (src + pad_left_size + mid_size) & ~3U;
  523. size_t pad_right_off = (pad_right_src - src);
  524. size_t pad_right_size = (size - pad_right_off);
  525. #ifdef ESP_PLATFORM
  526. bool direct_read = esp_ptr_internal(dstc)
  527. && esp_ptr_byte_accessible(dstc)
  528. && ((uintptr_t) dstc + dst_mid_off) % 4 == 0;
  529. #else
  530. bool direct_read = true;
  531. #endif
  532. if (mid_size > 0) {
  533. uint32_t mid_remaining = mid_size;
  534. uint32_t mid_read = 0;
  535. while (mid_remaining > 0) {
  536. uint32_t read_size = MIN(mid_remaining, MAX_READ_CHUNK);
  537. uint32_t read_buf[8];
  538. uint8_t *read_dst_final = dstc + dst_mid_off + mid_read;
  539. uint8_t *read_dst = read_dst_final;
  540. if (!direct_read) {
  541. read_size = MIN(read_size, sizeof(read_buf));
  542. read_dst = (uint8_t *) read_buf;
  543. }
  544. rc = esp_rom_spiflash_read(src + src_mid_off + mid_read,
  545. (uint32_t *) read_dst, read_size);
  546. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  547. goto out;
  548. }
  549. mid_remaining -= read_size;
  550. mid_read += read_size;
  551. if (!direct_read) {
  552. spi_flash_guard_end();
  553. memcpy(read_dst_final, read_buf, read_size);
  554. spi_flash_guard_start();
  555. } else if (mid_remaining > 0) {
  556. /* Drop guard momentarily, allows other tasks to preempt */
  557. spi_flash_guard_end();
  558. spi_flash_guard_start();
  559. }
  560. }
  561. COUNTER_ADD_BYTES(read, mid_size);
  562. /*
  563. * If offsets in src and dst are different, perform an in-place shift
  564. * to put destination data into its final position.
  565. * Note that the shift can be left (src_mid_off < dst_mid_off) or right.
  566. */
  567. if (src_mid_off != dst_mid_off) {
  568. if (!direct_read) {
  569. spi_flash_guard_end();
  570. }
  571. memmove(dstc + src_mid_off, dstc + dst_mid_off, mid_size);
  572. if (!direct_read) {
  573. spi_flash_guard_start();
  574. }
  575. }
  576. }
  577. if (pad_left_size > 0) {
  578. uint32_t t;
  579. rc = esp_rom_spiflash_read(pad_left_src, &t, 4);
  580. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  581. goto out;
  582. }
  583. COUNTER_ADD_BYTES(read, 4);
  584. if (!direct_read) {
  585. spi_flash_guard_end();
  586. }
  587. memcpy(dstc, ((uint8_t *) &t) + (4 - pad_left_size), pad_left_size);
  588. if (!direct_read) {
  589. spi_flash_guard_start();
  590. }
  591. }
  592. if (pad_right_size > 0) {
  593. uint32_t t[2];
  594. int32_t read_size = (pad_right_size <= 4 ? 4 : 8);
  595. rc = esp_rom_spiflash_read(pad_right_src, t, read_size);
  596. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  597. goto out;
  598. }
  599. COUNTER_ADD_BYTES(read, read_size);
  600. if (!direct_read) {
  601. spi_flash_guard_end();
  602. }
  603. memcpy(dstc + pad_right_off, t, pad_right_size);
  604. if (!direct_read) {
  605. spi_flash_guard_start();
  606. }
  607. }
  608. out:
  609. spi_flash_guard_end();
  610. COUNTER_STOP(read);
  611. return spi_flash_translate_rc(rc);
  612. }
  613. #endif
  614. esp_err_t IRAM_ATTR spi_flash_read_encrypted(size_t src, void *dstv, size_t size)
  615. {
  616. if (src + size > g_rom_flashchip.chip_size) {
  617. return ESP_ERR_INVALID_SIZE;
  618. }
  619. if (size == 0) {
  620. return ESP_OK;
  621. }
  622. esp_err_t err;
  623. const uint8_t *map;
  624. spi_flash_mmap_handle_t map_handle;
  625. size_t map_src = src & ~(SPI_FLASH_MMU_PAGE_SIZE - 1);
  626. size_t map_size = size + (src - map_src);
  627. err = spi_flash_mmap(map_src, map_size, SPI_FLASH_MMAP_DATA, (const void **)&map, &map_handle);
  628. if (err != ESP_OK) {
  629. return err;
  630. }
  631. memcpy(dstv, map + (src - map_src), size);
  632. spi_flash_munmap(map_handle);
  633. return err;
  634. }
  635. static esp_err_t IRAM_ATTR spi_flash_translate_rc(esp_rom_spiflash_result_t rc)
  636. {
  637. switch (rc) {
  638. case ESP_ROM_SPIFLASH_RESULT_OK:
  639. return ESP_OK;
  640. case ESP_ROM_SPIFLASH_RESULT_TIMEOUT:
  641. return ESP_ERR_FLASH_OP_TIMEOUT;
  642. case ESP_ROM_SPIFLASH_RESULT_ERR:
  643. default:
  644. return ESP_ERR_FLASH_OP_FAIL;
  645. }
  646. }
  647. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  648. static inline void dump_counter(spi_flash_counter_t *counter, const char *name)
  649. {
  650. ESP_LOGI(TAG, "%s count=%8d time=%8dus bytes=%8d\n", name,
  651. counter->count, counter->time, counter->bytes);
  652. }
  653. const spi_flash_counters_t *spi_flash_get_counters(void)
  654. {
  655. return &s_flash_stats;
  656. }
  657. void spi_flash_reset_counters(void)
  658. {
  659. memset(&s_flash_stats, 0, sizeof(s_flash_stats));
  660. }
  661. void spi_flash_dump_counters(void)
  662. {
  663. dump_counter(&s_flash_stats.read, "read ");
  664. dump_counter(&s_flash_stats.write, "write");
  665. dump_counter(&s_flash_stats.erase, "erase");
  666. }
  667. #endif //CONFIG_SPI_FLASH_ENABLE_COUNTERS
  668. #if defined(CONFIG_SPI_FLASH_USE_LEGACY_IMPL) && defined(CONFIG_IDF_TARGET_ESP32S2)
  669. // TODO esp32s2: Remove once ESP32S2 has new SPI Flash API support
  670. esp_flash_t *esp_flash_default_chip = NULL;
  671. #endif