bootloader_init.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551
  1. // Copyright 2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <string.h>
  15. #include <stdint.h>
  16. #include <limits.h>
  17. #include <sys/param.h>
  18. #include "esp_attr.h"
  19. #include "esp_log.h"
  20. #include "esp32/rom/cache.h"
  21. #include "esp32/rom/efuse.h"
  22. #include "esp32/rom/ets_sys.h"
  23. #include "esp32/rom/spi_flash.h"
  24. #include "esp32/rom/crc.h"
  25. #include "esp32/rom/rtc.h"
  26. #include "esp32/rom/uart.h"
  27. #include "esp32/rom/gpio.h"
  28. #include "esp32/rom/secure_boot.h"
  29. #include "soc/soc.h"
  30. #include "soc/cpu.h"
  31. #include "soc/rtc.h"
  32. #include "soc/dport_reg.h"
  33. #include "soc/gpio_periph.h"
  34. #include "soc/efuse_periph.h"
  35. #include "soc/rtc_periph.h"
  36. #include "soc/timer_periph.h"
  37. #include "soc/rtc_wdt.h"
  38. #include "soc/spi_periph.h"
  39. #include "sdkconfig.h"
  40. #include "esp_image_format.h"
  41. #include "esp_secure_boot.h"
  42. #include "esp_flash_encrypt.h"
  43. #include "esp_flash_partitions.h"
  44. #include "bootloader_flash.h"
  45. #include "bootloader_random.h"
  46. #include "bootloader_config.h"
  47. #include "bootloader_clock.h"
  48. #include "bootloader_common.h"
  49. #include "flash_qio_mode.h"
  50. extern int _bss_start;
  51. extern int _bss_end;
  52. extern int _data_start;
  53. extern int _data_end;
  54. static const char* TAG = "boot";
  55. static esp_err_t bootloader_main();
  56. static void print_flash_info(const esp_image_header_t* pfhdr);
  57. static void update_flash_config(const esp_image_header_t* pfhdr);
  58. static void flash_gpio_configure(const esp_image_header_t* pfhdr);
  59. static void uart_console_configure(void);
  60. static void wdt_reset_check(void);
  61. esp_err_t bootloader_init()
  62. {
  63. cpu_configure_region_protection();
  64. cpu_init_memctl();
  65. /* Sanity check that static RAM is after the stack */
  66. #ifndef NDEBUG
  67. {
  68. int *sp = get_sp();
  69. assert(&_bss_start <= &_bss_end);
  70. assert(&_data_start <= &_data_end);
  71. assert(sp < &_bss_start);
  72. assert(sp < &_data_start);
  73. }
  74. #endif
  75. //Clear bss
  76. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  77. /* completely reset MMU for both CPUs
  78. (in case serial bootloader was running) */
  79. Cache_Read_Disable(0);
  80. Cache_Read_Disable(1);
  81. Cache_Flush(0);
  82. Cache_Flush(1);
  83. mmu_init(0);
  84. DPORT_REG_SET_BIT(DPORT_APP_CACHE_CTRL1_REG, DPORT_APP_CACHE_MMU_IA_CLR);
  85. mmu_init(1);
  86. DPORT_REG_CLR_BIT(DPORT_APP_CACHE_CTRL1_REG, DPORT_APP_CACHE_MMU_IA_CLR);
  87. /* (above steps probably unnecessary for most serial bootloader
  88. usage, all that's absolutely needed is that we unmask DROM0
  89. cache on the following two lines - normal ROM boot exits with
  90. DROM0 cache unmasked, but serial bootloader exits with it
  91. masked. However can't hurt to be thorough and reset
  92. everything.)
  93. The lines which manipulate DPORT_APP_CACHE_MMU_IA_CLR bit are
  94. necessary to work around a hardware bug.
  95. */
  96. DPORT_REG_CLR_BIT(DPORT_PRO_CACHE_CTRL1_REG, DPORT_PRO_CACHE_MASK_DROM0);
  97. DPORT_REG_CLR_BIT(DPORT_APP_CACHE_CTRL1_REG, DPORT_APP_CACHE_MASK_DROM0);
  98. if(bootloader_main() != ESP_OK){
  99. return ESP_FAIL;
  100. }
  101. return ESP_OK;
  102. }
  103. static esp_err_t bootloader_main()
  104. {
  105. bootloader_common_vddsdio_configure();
  106. /* Read and keep flash ID, for further use. */
  107. g_rom_flashchip.device_id = bootloader_read_flash_id();
  108. esp_image_header_t fhdr;
  109. if (bootloader_flash_read(ESP_BOOTLOADER_OFFSET, &fhdr, sizeof(esp_image_header_t), true) != ESP_OK) {
  110. ESP_LOGE(TAG, "failed to load bootloader header!");
  111. return ESP_FAIL;
  112. }
  113. flash_gpio_configure(&fhdr);
  114. #if (CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ == 240)
  115. //Check if ESP32 is rated for a CPU frequency of 160MHz only
  116. if (REG_GET_BIT(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_CPU_FREQ_RATED) &&
  117. REG_GET_BIT(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_CPU_FREQ_LOW)) {
  118. ESP_LOGE(TAG, "Chip CPU frequency rated for 160MHz. Modify CPU frequency in menuconfig");
  119. return ESP_FAIL;
  120. }
  121. #endif
  122. bootloader_clock_configure();
  123. uart_console_configure();
  124. wdt_reset_check();
  125. ESP_LOGI(TAG, "ESP-IDF %s 2nd stage bootloader", IDF_VER);
  126. ESP_LOGI(TAG, "compile time " __TIME__ );
  127. ets_set_appcpu_boot_addr(0);
  128. #ifdef CONFIG_BOOTLOADER_WDT_ENABLE
  129. ESP_LOGD(TAG, "Enabling RTCWDT(%d ms)", CONFIG_BOOTLOADER_WDT_TIME_MS);
  130. rtc_wdt_protect_off();
  131. rtc_wdt_disable();
  132. rtc_wdt_set_length_of_reset_signal(RTC_WDT_SYS_RESET_SIG, RTC_WDT_LENGTH_3_2us);
  133. rtc_wdt_set_length_of_reset_signal(RTC_WDT_CPU_RESET_SIG, RTC_WDT_LENGTH_3_2us);
  134. rtc_wdt_set_stage(RTC_WDT_STAGE0, RTC_WDT_STAGE_ACTION_RESET_RTC);
  135. rtc_wdt_set_time(RTC_WDT_STAGE0, CONFIG_BOOTLOADER_WDT_TIME_MS);
  136. rtc_wdt_enable();
  137. rtc_wdt_protect_on();
  138. #else
  139. /* disable watch dog here */
  140. rtc_wdt_disable();
  141. #endif
  142. REG_SET_FIELD(TIMG_WDTWPROTECT_REG(0), TIMG_WDT_WKEY, TIMG_WDT_WKEY_VALUE);
  143. REG_CLR_BIT( TIMG_WDTCONFIG0_REG(0), TIMG_WDT_FLASHBOOT_MOD_EN );
  144. #ifndef CONFIG_SPI_FLASH_ROM_DRIVER_PATCH
  145. const uint32_t spiconfig = ets_efuse_get_spiconfig();
  146. if(spiconfig != EFUSE_SPICONFIG_SPI_DEFAULTS && spiconfig != EFUSE_SPICONFIG_HSPI_DEFAULTS) {
  147. ESP_LOGE(TAG, "SPI flash pins are overridden. \"Enable SPI flash ROM driver patched functions\" must be enabled in menuconfig");
  148. return ESP_FAIL;
  149. }
  150. #endif
  151. esp_rom_spiflash_unlock();
  152. ESP_LOGI(TAG, "Enabling RNG early entropy source...");
  153. bootloader_random_enable();
  154. #if CONFIG_ESPTOOLPY_FLASHMODE_QIO || CONFIG_ESPTOOLPY_FLASHMODE_QOUT
  155. bootloader_enable_qio_mode();
  156. #endif
  157. print_flash_info(&fhdr);
  158. update_flash_config(&fhdr);
  159. return ESP_OK;
  160. }
  161. static void update_flash_config(const esp_image_header_t* pfhdr)
  162. {
  163. uint32_t size;
  164. switch(pfhdr->spi_size) {
  165. case ESP_IMAGE_FLASH_SIZE_1MB:
  166. size = 1;
  167. break;
  168. case ESP_IMAGE_FLASH_SIZE_2MB:
  169. size = 2;
  170. break;
  171. case ESP_IMAGE_FLASH_SIZE_4MB:
  172. size = 4;
  173. break;
  174. case ESP_IMAGE_FLASH_SIZE_8MB:
  175. size = 8;
  176. break;
  177. case ESP_IMAGE_FLASH_SIZE_16MB:
  178. size = 16;
  179. break;
  180. default:
  181. size = 2;
  182. }
  183. Cache_Read_Disable( 0 );
  184. // Set flash chip size
  185. esp_rom_spiflash_config_param(g_rom_flashchip.device_id, size * 0x100000, 0x10000, 0x1000, 0x100, 0xffff);
  186. // TODO: set mode
  187. // TODO: set frequency
  188. Cache_Flush(0);
  189. Cache_Read_Enable( 0 );
  190. }
  191. static void print_flash_info(const esp_image_header_t* phdr)
  192. {
  193. #if (BOOT_LOG_LEVEL >= BOOT_LOG_LEVEL_NOTICE)
  194. ESP_LOGD(TAG, "magic %02x", phdr->magic );
  195. ESP_LOGD(TAG, "segments %02x", phdr->segment_count );
  196. ESP_LOGD(TAG, "spi_mode %02x", phdr->spi_mode );
  197. ESP_LOGD(TAG, "spi_speed %02x", phdr->spi_speed );
  198. ESP_LOGD(TAG, "spi_size %02x", phdr->spi_size );
  199. const char* str;
  200. switch ( phdr->spi_speed ) {
  201. case ESP_IMAGE_SPI_SPEED_40M:
  202. str = "40MHz";
  203. break;
  204. case ESP_IMAGE_SPI_SPEED_26M:
  205. str = "26.7MHz";
  206. break;
  207. case ESP_IMAGE_SPI_SPEED_20M:
  208. str = "20MHz";
  209. break;
  210. case ESP_IMAGE_SPI_SPEED_80M:
  211. str = "80MHz";
  212. break;
  213. default:
  214. str = "20MHz";
  215. break;
  216. }
  217. ESP_LOGI(TAG, "SPI Speed : %s", str );
  218. /* SPI mode could have been set to QIO during boot already,
  219. so test the SPI registers not the flash header */
  220. uint32_t spi_ctrl = REG_READ(SPI_CTRL_REG(0));
  221. if (spi_ctrl & SPI_FREAD_QIO) {
  222. str = "QIO";
  223. } else if (spi_ctrl & SPI_FREAD_QUAD) {
  224. str = "QOUT";
  225. } else if (spi_ctrl & SPI_FREAD_DIO) {
  226. str = "DIO";
  227. } else if (spi_ctrl & SPI_FREAD_DUAL) {
  228. str = "DOUT";
  229. } else if (spi_ctrl & SPI_FASTRD_MODE) {
  230. str = "FAST READ";
  231. } else {
  232. str = "SLOW READ";
  233. }
  234. ESP_LOGI(TAG, "SPI Mode : %s", str );
  235. switch ( phdr->spi_size ) {
  236. case ESP_IMAGE_FLASH_SIZE_1MB:
  237. str = "1MB";
  238. break;
  239. case ESP_IMAGE_FLASH_SIZE_2MB:
  240. str = "2MB";
  241. break;
  242. case ESP_IMAGE_FLASH_SIZE_4MB:
  243. str = "4MB";
  244. break;
  245. case ESP_IMAGE_FLASH_SIZE_8MB:
  246. str = "8MB";
  247. break;
  248. case ESP_IMAGE_FLASH_SIZE_16MB:
  249. str = "16MB";
  250. break;
  251. default:
  252. str = "2MB";
  253. break;
  254. }
  255. ESP_LOGI(TAG, "SPI Flash Size : %s", str );
  256. #endif
  257. }
  258. #define FLASH_CLK_IO 6
  259. #define FLASH_CS_IO 11
  260. #define FLASH_SPIQ_IO 7
  261. #define FLASH_SPID_IO 8
  262. #define FLASH_SPIWP_IO 10
  263. #define FLASH_SPIHD_IO 9
  264. #define FLASH_IO_MATRIX_DUMMY_40M 1
  265. #define FLASH_IO_MATRIX_DUMMY_80M 2
  266. #define FLASH_IO_DRIVE_GD_WITH_1V8PSRAM 3
  267. /*
  268. * Bootloader reads SPI configuration from bin header, so that
  269. * the burning configuration can be different with compiling configuration.
  270. */
  271. static void IRAM_ATTR flash_gpio_configure(const esp_image_header_t* pfhdr)
  272. {
  273. int spi_cache_dummy = 0;
  274. int drv = 2;
  275. switch (pfhdr->spi_mode) {
  276. case ESP_IMAGE_SPI_MODE_QIO:
  277. spi_cache_dummy = SPI0_R_QIO_DUMMY_CYCLELEN;
  278. break;
  279. case ESP_IMAGE_SPI_MODE_DIO:
  280. spi_cache_dummy = SPI0_R_DIO_DUMMY_CYCLELEN;
  281. SET_PERI_REG_BITS(SPI_USER1_REG(0), SPI_USR_ADDR_BITLEN_V, SPI0_R_DIO_ADDR_BITSLEN, SPI_USR_ADDR_BITLEN_S);
  282. break;
  283. case ESP_IMAGE_SPI_MODE_QOUT:
  284. case ESP_IMAGE_SPI_MODE_DOUT:
  285. default:
  286. spi_cache_dummy = SPI0_R_FAST_DUMMY_CYCLELEN;
  287. break;
  288. }
  289. /* dummy_len_plus values defined in ROM for SPI flash configuration */
  290. extern uint8_t g_rom_spiflash_dummy_len_plus[];
  291. switch (pfhdr->spi_speed) {
  292. case ESP_IMAGE_SPI_SPEED_80M:
  293. g_rom_spiflash_dummy_len_plus[0] = FLASH_IO_MATRIX_DUMMY_80M;
  294. g_rom_spiflash_dummy_len_plus[1] = FLASH_IO_MATRIX_DUMMY_80M;
  295. SET_PERI_REG_BITS(SPI_USER1_REG(0), SPI_USR_DUMMY_CYCLELEN_V, spi_cache_dummy + FLASH_IO_MATRIX_DUMMY_80M,
  296. SPI_USR_DUMMY_CYCLELEN_S); //DUMMY
  297. drv = 3;
  298. break;
  299. case ESP_IMAGE_SPI_SPEED_40M:
  300. g_rom_spiflash_dummy_len_plus[0] = FLASH_IO_MATRIX_DUMMY_40M;
  301. g_rom_spiflash_dummy_len_plus[1] = FLASH_IO_MATRIX_DUMMY_40M;
  302. SET_PERI_REG_BITS(SPI_USER1_REG(0), SPI_USR_DUMMY_CYCLELEN_V, spi_cache_dummy + FLASH_IO_MATRIX_DUMMY_40M,
  303. SPI_USR_DUMMY_CYCLELEN_S); //DUMMY
  304. break;
  305. case ESP_IMAGE_SPI_SPEED_26M:
  306. case ESP_IMAGE_SPI_SPEED_20M:
  307. SET_PERI_REG_BITS(SPI_USER1_REG(0), SPI_USR_DUMMY_CYCLELEN_V, spi_cache_dummy, SPI_USR_DUMMY_CYCLELEN_S); //DUMMY
  308. break;
  309. default:
  310. break;
  311. }
  312. uint32_t chip_ver = REG_GET_FIELD(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_VER_PKG);
  313. uint32_t pkg_ver = chip_ver & 0x7;
  314. if (pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32D2WDQ5) {
  315. // For ESP32D2WD the SPI pins are already configured
  316. // flash clock signal should come from IO MUX.
  317. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_CLK_U, FUNC_SD_CLK_SPICLK);
  318. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV, drv, FUN_DRV_S);
  319. } else if (pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32PICOD2) {
  320. // For ESP32PICOD2 the SPI pins are already configured
  321. // flash clock signal should come from IO MUX.
  322. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_CLK_U, FUNC_SD_CLK_SPICLK);
  323. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV, drv, FUN_DRV_S);
  324. } else if (pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32PICOD4) {
  325. // For ESP32PICOD4 the SPI pins are already configured
  326. // flash clock signal should come from IO MUX.
  327. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_CLK_U, FUNC_SD_CLK_SPICLK);
  328. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV, drv, FUN_DRV_S);
  329. } else {
  330. const uint32_t spiconfig = ets_efuse_get_spiconfig();
  331. if (spiconfig == EFUSE_SPICONFIG_SPI_DEFAULTS) {
  332. gpio_matrix_out(FLASH_CS_IO, SPICS0_OUT_IDX, 0, 0);
  333. gpio_matrix_out(FLASH_SPIQ_IO, SPIQ_OUT_IDX, 0, 0);
  334. gpio_matrix_in(FLASH_SPIQ_IO, SPIQ_IN_IDX, 0);
  335. gpio_matrix_out(FLASH_SPID_IO, SPID_OUT_IDX, 0, 0);
  336. gpio_matrix_in(FLASH_SPID_IO, SPID_IN_IDX, 0);
  337. gpio_matrix_out(FLASH_SPIWP_IO, SPIWP_OUT_IDX, 0, 0);
  338. gpio_matrix_in(FLASH_SPIWP_IO, SPIWP_IN_IDX, 0);
  339. gpio_matrix_out(FLASH_SPIHD_IO, SPIHD_OUT_IDX, 0, 0);
  340. gpio_matrix_in(FLASH_SPIHD_IO, SPIHD_IN_IDX, 0);
  341. //select pin function gpio
  342. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_DATA0_U, PIN_FUNC_GPIO);
  343. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_DATA1_U, PIN_FUNC_GPIO);
  344. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_DATA2_U, PIN_FUNC_GPIO);
  345. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_DATA3_U, PIN_FUNC_GPIO);
  346. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_CMD_U, PIN_FUNC_GPIO);
  347. // flash clock signal should come from IO MUX.
  348. // set drive ability for clock
  349. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_CLK_U, FUNC_SD_CLK_SPICLK);
  350. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV, drv, FUN_DRV_S);
  351. #if CONFIG_SPIRAM_TYPE_ESPPSRAM32
  352. uint32_t flash_id = g_rom_flashchip.device_id;
  353. if (flash_id == FLASH_ID_GD25LQ32C) {
  354. // Set drive ability for 1.8v flash in 80Mhz.
  355. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_DATA0_U, FUN_DRV, 3, FUN_DRV_S);
  356. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_DATA1_U, FUN_DRV, 3, FUN_DRV_S);
  357. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_DATA2_U, FUN_DRV, 3, FUN_DRV_S);
  358. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_DATA3_U, FUN_DRV, 3, FUN_DRV_S);
  359. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CMD_U, FUN_DRV, 3, FUN_DRV_S);
  360. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV, 3, FUN_DRV_S);
  361. }
  362. #endif
  363. }
  364. }
  365. // improve the flash cs timing.
  366. bootloader_common_set_flash_cs_timing();
  367. }
  368. static void uart_console_configure(void)
  369. {
  370. #if CONFIG_ESP_CONSOLE_UART_NONE
  371. ets_install_putc1(NULL);
  372. ets_install_putc2(NULL);
  373. #else // CONFIG_ESP_CONSOLE_UART_NONE
  374. const int uart_num = CONFIG_ESP_CONSOLE_UART_NUM;
  375. uartAttach();
  376. ets_install_uart_printf();
  377. // Wait for UART FIFO to be empty.
  378. uart_tx_wait_idle(0);
  379. #if CONFIG_ESP_CONSOLE_UART_CUSTOM
  380. // Some constants to make the following code less upper-case
  381. const int uart_tx_gpio = CONFIG_ESP_CONSOLE_UART_TX_GPIO;
  382. const int uart_rx_gpio = CONFIG_ESP_CONSOLE_UART_RX_GPIO;
  383. // Switch to the new UART (this just changes UART number used for
  384. // ets_printf in ROM code).
  385. uart_tx_switch(uart_num);
  386. // If console is attached to UART1 or if non-default pins are used,
  387. // need to reconfigure pins using GPIO matrix
  388. if (uart_num != 0 || uart_tx_gpio != 1 || uart_rx_gpio != 3) {
  389. // Change pin mode for GPIO1/3 from UART to GPIO
  390. PIN_FUNC_SELECT(PERIPHS_IO_MUX_U0RXD_U, FUNC_U0RXD_GPIO3);
  391. PIN_FUNC_SELECT(PERIPHS_IO_MUX_U0TXD_U, FUNC_U0TXD_GPIO1);
  392. // Route GPIO signals to/from pins
  393. // (arrays should be optimized away by the compiler)
  394. const uint32_t tx_idx_list[3] = { U0TXD_OUT_IDX, U1TXD_OUT_IDX, U2TXD_OUT_IDX };
  395. const uint32_t rx_idx_list[3] = { U0RXD_IN_IDX, U1RXD_IN_IDX, U2RXD_IN_IDX };
  396. const uint32_t uart_reset[3] = { DPORT_UART_RST, DPORT_UART1_RST, DPORT_UART2_RST };
  397. const uint32_t tx_idx = tx_idx_list[uart_num];
  398. const uint32_t rx_idx = rx_idx_list[uart_num];
  399. PIN_INPUT_ENABLE(GPIO_PIN_MUX_REG[uart_rx_gpio]);
  400. gpio_pad_pullup(uart_rx_gpio);
  401. gpio_matrix_out(uart_tx_gpio, tx_idx, 0, 0);
  402. gpio_matrix_in(uart_rx_gpio, rx_idx, 0);
  403. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_RST_EN_REG, uart_reset[uart_num]);
  404. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERIP_RST_EN_REG, uart_reset[uart_num]);
  405. }
  406. #endif // CONFIG_ESP_CONSOLE_UART_CUSTOM
  407. // Set configured UART console baud rate
  408. const int uart_baud = CONFIG_ESP_CONSOLE_UART_BAUDRATE;
  409. uart_div_modify(uart_num, (rtc_clk_apb_freq_get() << 4) / uart_baud);
  410. #endif // CONFIG_ESP_CONSOLE_UART_NONE
  411. }
  412. static void wdt_reset_cpu0_info_enable(void)
  413. {
  414. //We do not reset core1 info here because it didn't work before cpu1 was up. So we put it into call_start_cpu1.
  415. DPORT_REG_SET_BIT(DPORT_PRO_CPU_RECORD_CTRL_REG, DPORT_PRO_CPU_PDEBUG_ENABLE | DPORT_PRO_CPU_RECORD_ENABLE);
  416. DPORT_REG_CLR_BIT(DPORT_PRO_CPU_RECORD_CTRL_REG, DPORT_PRO_CPU_RECORD_ENABLE);
  417. }
  418. static void wdt_reset_info_dump(int cpu)
  419. {
  420. uint32_t inst = 0, pid = 0, stat = 0, data = 0, pc = 0,
  421. lsstat = 0, lsaddr = 0, lsdata = 0, dstat = 0;
  422. const char *cpu_name = cpu ? "APP" : "PRO";
  423. if (cpu == 0) {
  424. stat = DPORT_REG_READ(DPORT_PRO_CPU_RECORD_STATUS_REG);
  425. pid = DPORT_REG_READ(DPORT_PRO_CPU_RECORD_PID_REG);
  426. inst = DPORT_REG_READ(DPORT_PRO_CPU_RECORD_PDEBUGINST_REG);
  427. dstat = DPORT_REG_READ(DPORT_PRO_CPU_RECORD_PDEBUGSTATUS_REG);
  428. data = DPORT_REG_READ(DPORT_PRO_CPU_RECORD_PDEBUGDATA_REG);
  429. pc = DPORT_REG_READ(DPORT_PRO_CPU_RECORD_PDEBUGPC_REG);
  430. lsstat = DPORT_REG_READ(DPORT_PRO_CPU_RECORD_PDEBUGLS0STAT_REG);
  431. lsaddr = DPORT_REG_READ(DPORT_PRO_CPU_RECORD_PDEBUGLS0ADDR_REG);
  432. lsdata = DPORT_REG_READ(DPORT_PRO_CPU_RECORD_PDEBUGLS0DATA_REG);
  433. } else {
  434. stat = DPORT_REG_READ(DPORT_APP_CPU_RECORD_STATUS_REG);
  435. pid = DPORT_REG_READ(DPORT_APP_CPU_RECORD_PID_REG);
  436. inst = DPORT_REG_READ(DPORT_APP_CPU_RECORD_PDEBUGINST_REG);
  437. dstat = DPORT_REG_READ(DPORT_APP_CPU_RECORD_PDEBUGSTATUS_REG);
  438. data = DPORT_REG_READ(DPORT_APP_CPU_RECORD_PDEBUGDATA_REG);
  439. pc = DPORT_REG_READ(DPORT_APP_CPU_RECORD_PDEBUGPC_REG);
  440. lsstat = DPORT_REG_READ(DPORT_APP_CPU_RECORD_PDEBUGLS0STAT_REG);
  441. lsaddr = DPORT_REG_READ(DPORT_APP_CPU_RECORD_PDEBUGLS0ADDR_REG);
  442. lsdata = DPORT_REG_READ(DPORT_APP_CPU_RECORD_PDEBUGLS0DATA_REG);
  443. }
  444. if (DPORT_RECORD_PDEBUGINST_SZ(inst) == 0 &&
  445. DPORT_RECORD_PDEBUGSTATUS_BBCAUSE(dstat) == DPORT_RECORD_PDEBUGSTATUS_BBCAUSE_WAITI) {
  446. ESP_LOGW(TAG, "WDT reset info: %s CPU PC=0x%x (waiti mode)", cpu_name, pc);
  447. } else {
  448. ESP_LOGW(TAG, "WDT reset info: %s CPU PC=0x%x", cpu_name, pc);
  449. }
  450. ESP_LOGD(TAG, "WDT reset info: %s CPU STATUS 0x%08x", cpu_name, stat);
  451. ESP_LOGD(TAG, "WDT reset info: %s CPU PID 0x%08x", cpu_name, pid);
  452. ESP_LOGD(TAG, "WDT reset info: %s CPU PDEBUGINST 0x%08x", cpu_name, inst);
  453. ESP_LOGD(TAG, "WDT reset info: %s CPU PDEBUGSTATUS 0x%08x", cpu_name, dstat);
  454. ESP_LOGD(TAG, "WDT reset info: %s CPU PDEBUGDATA 0x%08x", cpu_name, data);
  455. ESP_LOGD(TAG, "WDT reset info: %s CPU PDEBUGPC 0x%08x", cpu_name, pc);
  456. ESP_LOGD(TAG, "WDT reset info: %s CPU PDEBUGLS0STAT 0x%08x", cpu_name, lsstat);
  457. ESP_LOGD(TAG, "WDT reset info: %s CPU PDEBUGLS0ADDR 0x%08x", cpu_name, lsaddr);
  458. ESP_LOGD(TAG, "WDT reset info: %s CPU PDEBUGLS0DATA 0x%08x", cpu_name, lsdata);
  459. }
  460. static void wdt_reset_check(void)
  461. {
  462. int wdt_rst = 0;
  463. RESET_REASON rst_reas[2];
  464. rst_reas[0] = rtc_get_reset_reason(0);
  465. rst_reas[1] = rtc_get_reset_reason(1);
  466. if (rst_reas[0] == RTCWDT_SYS_RESET || rst_reas[0] == TG0WDT_SYS_RESET || rst_reas[0] == TG1WDT_SYS_RESET ||
  467. rst_reas[0] == TGWDT_CPU_RESET || rst_reas[0] == RTCWDT_CPU_RESET) {
  468. ESP_LOGW(TAG, "PRO CPU has been reset by WDT.");
  469. wdt_rst = 1;
  470. }
  471. if (rst_reas[1] == RTCWDT_SYS_RESET || rst_reas[1] == TG0WDT_SYS_RESET || rst_reas[1] == TG1WDT_SYS_RESET ||
  472. rst_reas[1] == TGWDT_CPU_RESET || rst_reas[1] == RTCWDT_CPU_RESET) {
  473. ESP_LOGW(TAG, "APP CPU has been reset by WDT.");
  474. wdt_rst = 1;
  475. }
  476. if (wdt_rst) {
  477. // if reset by WDT dump info from trace port
  478. wdt_reset_info_dump(0);
  479. wdt_reset_info_dump(1);
  480. }
  481. wdt_reset_cpu0_info_enable();
  482. }
  483. void __assert_func(const char *file, int line, const char *func, const char *expr)
  484. {
  485. ESP_LOGE(TAG, "Assert failed in %s, %s:%d (%s)", func, file, line, expr);
  486. while(1) {}
  487. }
  488. void abort()
  489. {
  490. #if !CONFIG_ESP32_PANIC_SILENT_REBOOT
  491. ets_printf("abort() was called at PC 0x%08x\r\n", (intptr_t)__builtin_return_address(0) - 3);
  492. #endif
  493. if (esp_cpu_in_ocd_debug_mode()) {
  494. __asm__ ("break 0,0");
  495. }
  496. while(1) {}
  497. }