startup.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "esp_system.h"
  19. #include "esp_log.h"
  20. #include "esp_ota_ops.h"
  21. #include "sdkconfig.h"
  22. #include "soc/soc_caps.h"
  23. #include "hal/wdt_hal.h"
  24. #include "hal/uart_types.h"
  25. #include "hal/uart_ll.h"
  26. #include "esp_system.h"
  27. #include "esp_log.h"
  28. #include "esp_heap_caps_init.h"
  29. #include "esp_spi_flash.h"
  30. #include "esp_flash_internal.h"
  31. #include "esp_newlib.h"
  32. #include "esp_vfs_dev.h"
  33. #include "esp_timer.h"
  34. #include "esp_efuse.h"
  35. #include "esp_flash_encrypt.h"
  36. #include "esp_secure_boot.h"
  37. #include "esp_sleep.h"
  38. /***********************************************/
  39. // Headers for other components init functions
  40. #include "nvs_flash.h"
  41. #include "esp_phy_init.h"
  42. #include "esp_coexist_internal.h"
  43. #if CONFIG_ESP_COREDUMP_ENABLE
  44. #include "esp_core_dump.h"
  45. #endif
  46. #include "esp_app_trace.h"
  47. #include "esp_private/dbg_stubs.h"
  48. #include "esp_pm.h"
  49. #include "esp_private/pm_impl.h"
  50. #include "esp_pthread.h"
  51. #include "esp_private/usb_console.h"
  52. #include "esp_vfs_cdcacm.h"
  53. #include "esp_vfs_usb_serial_jtag.h"
  54. #include "brownout.h"
  55. #include "esp_rom_sys.h"
  56. // [refactor-todo] make this file completely target-independent
  57. #if CONFIG_IDF_TARGET_ESP32
  58. #include "esp32/clk.h"
  59. #include "esp32/spiram.h"
  60. #elif CONFIG_IDF_TARGET_ESP32S2
  61. #include "esp32s2/clk.h"
  62. #include "esp32s2/spiram.h"
  63. #elif CONFIG_IDF_TARGET_ESP32S3
  64. #include "esp32s3/clk.h"
  65. #include "esp32s3/spiram.h"
  66. #elif CONFIG_IDF_TARGET_ESP32C3
  67. #include "esp32c3/clk.h"
  68. #elif CONFIG_IDF_TARGET_ESP32H2
  69. #include "esp32h2/clk.h"
  70. #endif
  71. /***********************************************/
  72. #include "esp_private/startup_internal.h"
  73. // Ensure that system configuration matches the underlying number of cores.
  74. // This should enable us to avoid checking for both everytime.
  75. #if !(SOC_CPU_CORES_NUM > 1) && !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  76. #error "System has been configured to run on multiple cores, but target SoC only has a single core."
  77. #endif
  78. #define STRINGIFY(s) STRINGIFY2(s)
  79. #define STRINGIFY2(s) #s
  80. uint64_t g_startup_time = 0;
  81. #if SOC_APB_BACKUP_DMA
  82. // APB DMA lock initialising API
  83. extern void esp_apb_backup_dma_lock_init(void);
  84. #endif
  85. // App entry point for core 0
  86. extern void esp_startup_start_app(void);
  87. // Entry point for core 0 from hardware init (port layer)
  88. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  89. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  90. // Entry point for core [1..X] from hardware init (port layer)
  91. void start_cpu_other_cores(void) __attribute__((weak, alias("start_cpu_other_cores_default"))) __attribute__((noreturn));
  92. // App entry point for core [1..X]
  93. void esp_startup_start_app_other_cores(void) __attribute__((weak, alias("esp_startup_start_app_other_cores_default"))) __attribute__((noreturn));
  94. static volatile bool s_system_inited[SOC_CPU_CORES_NUM] = { false };
  95. const sys_startup_fn_t g_startup_fn[SOC_CPU_CORES_NUM] = { [0] = start_cpu0,
  96. #if SOC_CPU_CORES_NUM > 1
  97. [1 ... SOC_CPU_CORES_NUM - 1] = start_cpu_other_cores
  98. #endif
  99. };
  100. static volatile bool s_system_full_inited = false;
  101. #else
  102. const sys_startup_fn_t g_startup_fn[1] = { start_cpu0 };
  103. #endif
  104. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  105. // workaround for C++ exception crashes
  106. void _Unwind_SetNoFunctionContextInstall(unsigned char enable) __attribute__((weak, alias("_Unwind_SetNoFunctionContextInstall_Default")));
  107. // workaround for C++ exception large memory allocation
  108. void _Unwind_SetEnableExceptionFdeSorting(unsigned char enable);
  109. static IRAM_ATTR void _Unwind_SetNoFunctionContextInstall_Default(unsigned char enable __attribute__((unused)))
  110. {
  111. (void)0;
  112. }
  113. #endif // CONFIG_COMPILER_CXX_EXCEPTIONS
  114. static const char* TAG = "cpu_start";
  115. /**
  116. * This function overwrites a the same function of libsupc++ (part of libstdc++).
  117. * Consequently, libsupc++ will then follow our configured exception emergency pool size.
  118. *
  119. * It will be called even with -fno-exception for user code since the stdlib still uses exceptions.
  120. */
  121. size_t __cxx_eh_arena_size_get(void)
  122. {
  123. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  124. return CONFIG_COMPILER_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  125. #else
  126. return 0;
  127. #endif
  128. }
  129. /**
  130. * Xtensa gcc is configured to emit a .ctors section, RISC-V gcc is configured with --enable-initfini-array
  131. * so it emits an .init_array section instead.
  132. * But the init_priority sections will be sorted for iteration in ascending order during startup.
  133. * The rest of the init_array sections is sorted for iteration in descending order during startup, however.
  134. * Hence a different section is generated for the init_priority functions which is looped
  135. * over in ascending direction instead of descending direction.
  136. * The RISC-V-specific behavior is dependent on the linker script esp32c3.project.ld.in.
  137. */
  138. static void do_global_ctors(void)
  139. {
  140. #if __riscv
  141. extern void (*__init_priority_array_start)(void);
  142. extern void (*__init_priority_array_end)(void);
  143. #endif
  144. extern void (*__init_array_start)(void);
  145. extern void (*__init_array_end)(void);
  146. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  147. struct object { long placeholder[ 10 ]; };
  148. void __register_frame_info (const void *begin, struct object *ob);
  149. extern char __eh_frame[];
  150. static struct object ob;
  151. __register_frame_info( __eh_frame, &ob );
  152. #endif // CONFIG_COMPILER_CXX_EXCEPTIONS
  153. void (**p)(void);
  154. #if __riscv
  155. for (p = &__init_priority_array_start; p < &__init_priority_array_end; ++p) {
  156. ESP_EARLY_LOGD(TAG, "calling init function: %p", *p);
  157. (*p)();
  158. }
  159. #endif
  160. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  161. ESP_EARLY_LOGD(TAG, "calling init function: %p", *p);
  162. (*p)();
  163. }
  164. }
  165. static void do_system_init_fn(void)
  166. {
  167. extern esp_system_init_fn_t _esp_system_init_fn_array_start;
  168. extern esp_system_init_fn_t _esp_system_init_fn_array_end;
  169. esp_system_init_fn_t *p;
  170. for (p = &_esp_system_init_fn_array_end - 1; p >= &_esp_system_init_fn_array_start; --p) {
  171. if (p->cores & BIT(cpu_hal_get_core_id())) {
  172. (*(p->fn))();
  173. }
  174. }
  175. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  176. s_system_inited[cpu_hal_get_core_id()] = true;
  177. #endif
  178. }
  179. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  180. static void esp_startup_start_app_other_cores_default(void)
  181. {
  182. while (1) {
  183. esp_rom_delay_us(UINT32_MAX);
  184. }
  185. }
  186. static void IRAM_ATTR start_cpu_other_cores_default(void)
  187. {
  188. do_system_init_fn();
  189. while (!s_system_full_inited) {
  190. esp_rom_delay_us(100);
  191. }
  192. esp_startup_start_app_other_cores();
  193. }
  194. #endif
  195. static void do_core_init(void)
  196. {
  197. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  198. If the heap allocator is initialized first, it will put free memory linked list items into
  199. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  200. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  201. works around this problem.
  202. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  203. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  204. fail initializing it properly. */
  205. heap_caps_init();
  206. esp_newlib_init();
  207. esp_newlib_time_init();
  208. if (g_spiram_ok) {
  209. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  210. esp_err_t r=esp_spiram_add_to_heapalloc();
  211. if (r != ESP_OK) {
  212. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  213. abort();
  214. }
  215. #if CONFIG_SPIRAM_USE_MALLOC
  216. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  217. #endif
  218. #endif
  219. }
  220. #if CONFIG_ESP32_BROWNOUT_DET || \
  221. CONFIG_ESP32S2_BROWNOUT_DET || \
  222. CONFIG_ESP32S3_BROWNOUT_DET || \
  223. CONFIG_ESP32C3_BROWNOUT_DET || \
  224. CONFIG_ESP32H2_BROWNOUT_DET
  225. // [refactor-todo] leads to call chain rtc_is_register (driver) -> esp_intr_alloc (esp32/esp32s2) ->
  226. // malloc (newlib) -> heap_caps_malloc (heap), so heap must be at least initialized
  227. esp_brownout_init();
  228. #endif
  229. #ifdef CONFIG_VFS_SUPPORT_IO
  230. #ifdef CONFIG_ESP_CONSOLE_UART
  231. esp_vfs_dev_uart_register();
  232. const char *default_stdio_dev = "/dev/uart/" STRINGIFY(CONFIG_ESP_CONSOLE_UART_NUM);
  233. #endif // CONFIG_ESP_CONSOLE_UART
  234. #ifdef CONFIG_ESP_CONSOLE_USB_CDC
  235. ESP_ERROR_CHECK(esp_usb_console_init());
  236. ESP_ERROR_CHECK(esp_vfs_dev_cdcacm_register());
  237. const char *default_stdio_dev = "/dev/cdcacm";
  238. #endif // CONFIG_ESP_CONSOLE_USB_CDC
  239. #ifdef CONFIG_ESP_CONSOLE_USB_SERIAL_JTAG
  240. ESP_ERROR_CHECK(esp_vfs_dev_usb_serial_jtag_register());
  241. const char *default_stdio_dev = "/dev/usbserjtag";
  242. #endif // CONFIG_ESP_CONSOLE_USB_SERIAL_JTAG
  243. #endif // CONFIG_VFS_SUPPORT_IO
  244. #if defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_NONE)
  245. esp_reent_init(_GLOBAL_REENT);
  246. _GLOBAL_REENT->_stdin = fopen(default_stdio_dev, "r");
  247. _GLOBAL_REENT->_stdout = fopen(default_stdio_dev, "w");
  248. _GLOBAL_REENT->_stderr = fopen(default_stdio_dev, "w");
  249. #else // defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_NONE)
  250. _REENT_SMALL_CHECK_INIT(_GLOBAL_REENT);
  251. #endif // defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_NONE)
  252. esp_err_t err __attribute__((unused));
  253. err = esp_pthread_init();
  254. assert(err == ESP_OK && "Failed to init pthread module!");
  255. spi_flash_init();
  256. /* init default OS-aware flash access critical section */
  257. spi_flash_guard_set(&g_flash_guard_default_ops);
  258. esp_flash_app_init();
  259. esp_err_t flash_ret = esp_flash_init_default_chip();
  260. assert(flash_ret == ESP_OK);
  261. (void)flash_ret;
  262. #ifdef CONFIG_EFUSE_VIRTUAL
  263. ESP_LOGW(TAG, "eFuse virtual mode is enabled. If Secure boot or Flash encryption is enabled then it does not provide any security. FOR TESTING ONLY!");
  264. #ifdef CONFIG_EFUSE_VIRTUAL_KEEP_IN_FLASH
  265. const esp_partition_t *efuse_partition = esp_partition_find_first(ESP_PARTITION_TYPE_DATA, ESP_PARTITION_SUBTYPE_DATA_EFUSE_EM, NULL);
  266. if (efuse_partition) {
  267. esp_efuse_init_virtual_mode_in_flash(efuse_partition->address, efuse_partition->size);
  268. }
  269. #endif
  270. #endif
  271. #if CONFIG_SECURE_DISABLE_ROM_DL_MODE
  272. err = esp_efuse_disable_rom_download_mode();
  273. assert(err == ESP_OK && "Failed to disable ROM download mode");
  274. #endif
  275. #if CONFIG_SECURE_ENABLE_SECURE_ROM_DL_MODE
  276. err = esp_efuse_enable_rom_secure_download_mode();
  277. assert(err == ESP_OK && "Failed to enable Secure Download mode");
  278. #endif
  279. #if CONFIG_ESP32_DISABLE_BASIC_ROM_CONSOLE
  280. esp_efuse_disable_basic_rom_console();
  281. #endif
  282. #ifdef CONFIG_SECURE_FLASH_ENC_ENABLED
  283. esp_flash_encryption_init_checks();
  284. #endif
  285. #if defined(CONFIG_SECURE_BOOT) || defined(CONFIG_SECURE_SIGNED_ON_UPDATE_NO_SECURE_BOOT)
  286. // Note: in some configs this may read flash, so placed after flash init
  287. esp_secure_boot_init_checks();
  288. #endif
  289. }
  290. static void do_secondary_init(void)
  291. {
  292. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  293. // The port layer transferred control to this function with other cores 'paused',
  294. // resume execution so that cores might execute component initialization functions.
  295. startup_resume_other_cores();
  296. #endif
  297. // Execute initialization functions esp_system_init_fn_t assigned to the main core. While
  298. // this is happening, all other cores are executing the initialization functions
  299. // assigned to them since they have been resumed already.
  300. do_system_init_fn();
  301. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  302. // Wait for all cores to finish secondary init.
  303. volatile bool system_inited = false;
  304. while (!system_inited) {
  305. system_inited = true;
  306. for (int i = 0; i < SOC_CPU_CORES_NUM; i++) {
  307. system_inited &= s_system_inited[i];
  308. }
  309. esp_rom_delay_us(100);
  310. }
  311. #endif
  312. }
  313. static void start_cpu0_default(void)
  314. {
  315. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  316. int cpu_freq = esp_clk_cpu_freq();
  317. ESP_EARLY_LOGI(TAG, "cpu freq: %d", cpu_freq);
  318. // Display information about the current running image.
  319. if (LOG_LOCAL_LEVEL >= ESP_LOG_INFO) {
  320. const esp_app_desc_t *app_desc = esp_ota_get_app_description();
  321. ESP_EARLY_LOGI(TAG, "Application information:");
  322. #ifndef CONFIG_APP_EXCLUDE_PROJECT_NAME_VAR
  323. ESP_EARLY_LOGI(TAG, "Project name: %s", app_desc->project_name);
  324. #endif
  325. #ifndef CONFIG_APP_EXCLUDE_PROJECT_VER_VAR
  326. ESP_EARLY_LOGI(TAG, "App version: %s", app_desc->version);
  327. #endif
  328. #ifdef CONFIG_BOOTLOADER_APP_SECURE_VERSION
  329. ESP_EARLY_LOGI(TAG, "Secure version: %d", app_desc->secure_version);
  330. #endif
  331. #ifdef CONFIG_APP_COMPILE_TIME_DATE
  332. ESP_EARLY_LOGI(TAG, "Compile time: %s %s", app_desc->date, app_desc->time);
  333. #endif
  334. char buf[17];
  335. esp_ota_get_app_elf_sha256(buf, sizeof(buf));
  336. ESP_EARLY_LOGI(TAG, "ELF file SHA256: %s...", buf);
  337. ESP_EARLY_LOGI(TAG, "ESP-IDF: %s", app_desc->idf_ver);
  338. }
  339. // Initialize core components and services.
  340. do_core_init();
  341. // Execute constructors.
  342. do_global_ctors();
  343. // Execute init functions of other components; blocks
  344. // until all cores finish (when !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE).
  345. do_secondary_init();
  346. // Now that the application is about to start, disable boot watchdog
  347. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  348. wdt_hal_context_t rtc_wdt_ctx = {.inst = WDT_RWDT, .rwdt_dev = &RTCCNTL};
  349. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  350. wdt_hal_disable(&rtc_wdt_ctx);
  351. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  352. #endif
  353. #if SOC_CPU_CORES_NUM > 1 && !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  354. s_system_full_inited = true;
  355. #endif
  356. esp_startup_start_app();
  357. while (1);
  358. }
  359. IRAM_ATTR ESP_SYSTEM_INIT_FN(init_components0, BIT(0))
  360. {
  361. esp_timer_init();
  362. #if CONFIG_ESP32C3_LIGHTSLEEP_GPIO_RESET_WORKAROUND && !CONFIG_PM_SLP_DISABLE_GPIO
  363. // Configure to isolate (disable the Input/Output/Pullup/Pulldown
  364. // function of the pin) all GPIO pins in sleep state
  365. esp_sleep_config_gpio_isolate();
  366. // Enable automatic switching of GPIO configuration
  367. esp_sleep_enable_gpio_switch(true);
  368. #endif
  369. #if CONFIG_APPTRACE_ENABLE
  370. esp_err_t err = esp_apptrace_init();
  371. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  372. #endif
  373. #if CONFIG_APPTRACE_SV_ENABLE
  374. SEGGER_SYSVIEW_Conf();
  375. #endif
  376. #if CONFIG_ESP_DEBUG_STUBS_ENABLE
  377. esp_dbg_stubs_init();
  378. #endif
  379. #if defined(CONFIG_PM_ENABLE)
  380. esp_pm_impl_init();
  381. #endif
  382. #if CONFIG_ESP_COREDUMP_ENABLE
  383. esp_core_dump_init();
  384. #endif
  385. #if SOC_APB_BACKUP_DMA
  386. esp_apb_backup_dma_lock_init();
  387. #endif
  388. #if CONFIG_SW_COEXIST_ENABLE
  389. esp_coex_adapter_register(&g_coex_adapter_funcs);
  390. coex_pre_init();
  391. #endif
  392. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  393. ESP_EARLY_LOGD(TAG, "Setting C++ exception workarounds.");
  394. _Unwind_SetNoFunctionContextInstall(1);
  395. _Unwind_SetEnableExceptionFdeSorting(0);
  396. #endif // CONFIG_COMPILER_CXX_EXCEPTIONS
  397. }