flash_ops.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897
  1. // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdlib.h>
  15. #include <assert.h>
  16. #include <string.h>
  17. #include <stdio.h>
  18. #include <sys/param.h> // For MIN/MAX(a, b)
  19. #include <freertos/FreeRTOS.h>
  20. #include <freertos/task.h>
  21. #include <freertos/semphr.h>
  22. #include <soc/soc.h>
  23. #include <soc/soc_memory_layout.h>
  24. #include "sdkconfig.h"
  25. #include "esp_attr.h"
  26. #include "esp_spi_flash.h"
  27. #include "esp_log.h"
  28. #include "esp_private/system_internal.h"
  29. #if CONFIG_IDF_TARGET_ESP32
  30. #include "esp32/rom/cache.h"
  31. #include "esp32/rom/spi_flash.h"
  32. #include "esp32/clk.h"
  33. #elif CONFIG_IDF_TARGET_ESP32S2
  34. #include "esp32s2/rom/cache.h"
  35. #include "esp32s2/rom/spi_flash.h"
  36. #include "esp32s2/clk.h"
  37. #elif CONFIG_IDF_TARGET_ESP32S3
  38. #include "soc/spi_mem_reg.h"
  39. #include "esp32s3/rom/spi_flash.h"
  40. #include "esp32s3/rom/cache.h"
  41. #include "esp32s3/clk.h"
  42. #include "esp32s3/clk.h"
  43. #elif CONFIG_IDF_TARGET_ESP32C3
  44. #include "esp32c3/rom/cache.h"
  45. #include "esp32c3/rom/spi_flash.h"
  46. #include "esp32c3/clk.h"
  47. #elif CONFIG_IDF_TARGET_ESP32H2
  48. #include "esp32h2/rom/cache.h"
  49. #include "esp32h2/rom/spi_flash.h"
  50. #include "esp32h2/clk.h"
  51. #endif
  52. #include "esp_flash_partitions.h"
  53. #include "cache_utils.h"
  54. #include "esp_flash.h"
  55. #include "esp_attr.h"
  56. #include "spi_flash_private.h"
  57. esp_rom_spiflash_result_t IRAM_ATTR spi_flash_write_encrypted_chip(size_t dest_addr, const void *src, size_t size);
  58. /* bytes erased by SPIEraseBlock() ROM function */
  59. #define BLOCK_ERASE_SIZE 65536
  60. /* Limit number of bytes written/read in a single SPI operation,
  61. as these operations disable all higher priority tasks from running.
  62. */
  63. #ifdef CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  64. #define MAX_WRITE_CHUNK CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  65. #else
  66. #define MAX_WRITE_CHUNK 8192
  67. #endif // CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  68. #define MAX_READ_CHUNK 16384
  69. static const char *TAG __attribute__((unused)) = "spi_flash";
  70. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  71. static spi_flash_counters_t s_flash_stats;
  72. #define COUNTER_START() uint32_t ts_begin = cpu_hal_get_cycle_count()
  73. #define COUNTER_STOP(counter) \
  74. do{ \
  75. s_flash_stats.counter.count++; \
  76. s_flash_stats.counter.time += (cpu_hal_get_cycle_count() - ts_begin) / (esp_clk_cpu_freq() / 1000000); \
  77. } while(0)
  78. #define COUNTER_ADD_BYTES(counter, size) \
  79. do { \
  80. s_flash_stats.counter.bytes += size; \
  81. } while (0)
  82. #else
  83. #define COUNTER_START()
  84. #define COUNTER_STOP(counter)
  85. #define COUNTER_ADD_BYTES(counter, size)
  86. #endif //CONFIG_SPI_FLASH_ENABLE_COUNTERS
  87. #if CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  88. static esp_err_t spi_flash_translate_rc(esp_rom_spiflash_result_t rc);
  89. #endif //CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  90. static bool is_safe_write_address(size_t addr, size_t size);
  91. static void spi_flash_os_yield(void);
  92. const DRAM_ATTR spi_flash_guard_funcs_t g_flash_guard_default_ops = {
  93. .start = spi_flash_disable_interrupts_caches_and_other_cpu,
  94. .end = spi_flash_enable_interrupts_caches_and_other_cpu,
  95. .op_lock = spi_flash_op_lock,
  96. .op_unlock = spi_flash_op_unlock,
  97. #if !CONFIG_SPI_FLASH_DANGEROUS_WRITE_ALLOWED
  98. .is_safe_write_address = is_safe_write_address,
  99. #endif
  100. .yield = spi_flash_os_yield,
  101. };
  102. const DRAM_ATTR spi_flash_guard_funcs_t g_flash_guard_no_os_ops = {
  103. .start = spi_flash_disable_interrupts_caches_and_other_cpu_no_os,
  104. .end = spi_flash_enable_interrupts_caches_no_os,
  105. .op_lock = NULL,
  106. .op_unlock = NULL,
  107. #if !CONFIG_SPI_FLASH_DANGEROUS_WRITE_ALLOWED
  108. .is_safe_write_address = NULL,
  109. #endif
  110. .yield = NULL,
  111. };
  112. #ifdef CONFIG_SPI_FLASH_DANGEROUS_WRITE_ABORTS
  113. #define UNSAFE_WRITE_ADDRESS abort()
  114. #else
  115. #define UNSAFE_WRITE_ADDRESS return false
  116. #endif
  117. /* CHECK_WRITE_ADDRESS macro to fail writes which land in the
  118. bootloader, partition table, or running application region.
  119. */
  120. #if CONFIG_SPI_FLASH_DANGEROUS_WRITE_ALLOWED
  121. #define CHECK_WRITE_ADDRESS(ADDR, SIZE)
  122. #else /* FAILS or ABORTS */
  123. #define CHECK_WRITE_ADDRESS(ADDR, SIZE) do { \
  124. if (guard && guard->is_safe_write_address && !guard->is_safe_write_address(ADDR, SIZE)) { \
  125. return ESP_ERR_INVALID_ARG; \
  126. } \
  127. } while(0)
  128. #endif // CONFIG_SPI_FLASH_DANGEROUS_WRITE_ALLOWED
  129. static __attribute__((unused)) bool is_safe_write_address(size_t addr, size_t size)
  130. {
  131. if (!esp_partition_main_flash_region_safe(addr, size)) {
  132. UNSAFE_WRITE_ADDRESS;
  133. }
  134. return true;
  135. }
  136. #if CONFIG_SPI_FLASH_ROM_IMPL
  137. #include "esp_heap_caps.h"
  138. typedef void *(*malloc_internal_cb_t)(size_t size);
  139. void IRAM_ATTR *spi_flash_malloc_internal(size_t size)
  140. {
  141. return heap_caps_malloc(size, MALLOC_CAP_8BIT|MALLOC_CAP_INTERNAL);
  142. }
  143. #endif
  144. void spi_flash_init(void)
  145. {
  146. spi_flash_init_lock();
  147. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  148. spi_flash_reset_counters();
  149. #endif
  150. #if CONFIG_SPI_FLASH_ROM_IMPL
  151. spi_flash_guard_set(&g_flash_guard_default_ops);
  152. /* These two functions are in ROM only */
  153. extern void spi_flash_mmap_os_func_set(void *(*func1)(size_t size), void (*func2)(void *p));
  154. spi_flash_mmap_os_func_set(spi_flash_malloc_internal, heap_caps_free);
  155. extern esp_err_t spi_flash_mmap_page_num_init(uint32_t page_num);
  156. spi_flash_mmap_page_num_init(128);
  157. #endif
  158. }
  159. #if !CONFIG_SPI_FLASH_ROM_IMPL
  160. static const spi_flash_guard_funcs_t *s_flash_guard_ops;
  161. void IRAM_ATTR spi_flash_guard_set(const spi_flash_guard_funcs_t *funcs)
  162. {
  163. s_flash_guard_ops = funcs;
  164. }
  165. const spi_flash_guard_funcs_t *IRAM_ATTR spi_flash_guard_get(void)
  166. {
  167. return s_flash_guard_ops;
  168. }
  169. #endif
  170. size_t IRAM_ATTR spi_flash_get_chip_size(void)
  171. {
  172. return g_rom_flashchip.chip_size;
  173. }
  174. static inline void IRAM_ATTR spi_flash_guard_start(void)
  175. {
  176. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  177. if (guard && guard->start) {
  178. guard->start();
  179. }
  180. }
  181. static inline void IRAM_ATTR spi_flash_guard_end(void)
  182. {
  183. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  184. if (guard && guard->end) {
  185. guard->end();
  186. }
  187. }
  188. static inline void IRAM_ATTR spi_flash_guard_op_lock(void)
  189. {
  190. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  191. if (guard && guard->op_lock) {
  192. guard->op_lock();
  193. }
  194. }
  195. static inline void IRAM_ATTR spi_flash_guard_op_unlock(void)
  196. {
  197. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  198. if (guard && guard->op_unlock) {
  199. guard->op_unlock();
  200. }
  201. }
  202. static void IRAM_ATTR spi_flash_os_yield(void)
  203. {
  204. #ifdef CONFIG_SPI_FLASH_YIELD_DURING_ERASE
  205. vTaskDelay(CONFIG_SPI_FLASH_ERASE_YIELD_TICKS);
  206. #endif
  207. }
  208. #ifdef CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  209. static esp_rom_spiflash_result_t IRAM_ATTR spi_flash_unlock(void)
  210. {
  211. static bool unlocked = false;
  212. if (!unlocked) {
  213. spi_flash_guard_start();
  214. esp_rom_spiflash_result_t rc = esp_rom_spiflash_unlock();
  215. spi_flash_guard_end();
  216. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  217. return rc;
  218. }
  219. unlocked = true;
  220. }
  221. return ESP_ROM_SPIFLASH_RESULT_OK;
  222. }
  223. #endif // CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  224. esp_err_t IRAM_ATTR spi_flash_erase_sector(size_t sec)
  225. {
  226. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  227. CHECK_WRITE_ADDRESS(sec * SPI_FLASH_SEC_SIZE, SPI_FLASH_SEC_SIZE);
  228. return spi_flash_erase_range(sec * SPI_FLASH_SEC_SIZE, SPI_FLASH_SEC_SIZE);
  229. }
  230. #ifdef CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  231. //deprecated, only used in compatible mode
  232. esp_err_t IRAM_ATTR spi_flash_erase_range(size_t start_addr, size_t size)
  233. {
  234. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  235. CHECK_WRITE_ADDRESS(start_addr, size);
  236. if (start_addr % SPI_FLASH_SEC_SIZE != 0) {
  237. return ESP_ERR_INVALID_ARG;
  238. }
  239. if (size % SPI_FLASH_SEC_SIZE != 0) {
  240. return ESP_ERR_INVALID_SIZE;
  241. }
  242. if (size + start_addr > spi_flash_get_chip_size()) {
  243. return ESP_ERR_INVALID_SIZE;
  244. }
  245. size_t start = start_addr / SPI_FLASH_SEC_SIZE;
  246. size_t end = start + size / SPI_FLASH_SEC_SIZE;
  247. const size_t sectors_per_block = BLOCK_ERASE_SIZE / SPI_FLASH_SEC_SIZE;
  248. COUNTER_START();
  249. esp_rom_spiflash_result_t rc;
  250. rc = spi_flash_unlock();
  251. if (rc == ESP_ROM_SPIFLASH_RESULT_OK) {
  252. #ifdef CONFIG_SPI_FLASH_YIELD_DURING_ERASE
  253. int64_t no_yield_time_us = 0;
  254. #endif
  255. for (size_t sector = start; sector != end && rc == ESP_ROM_SPIFLASH_RESULT_OK; ) {
  256. #ifdef CONFIG_SPI_FLASH_YIELD_DURING_ERASE
  257. int64_t start_time_us = esp_system_get_time();
  258. #endif
  259. spi_flash_guard_start();
  260. #ifndef CONFIG_SPI_FLASH_BYPASS_BLOCK_ERASE
  261. if (sector % sectors_per_block == 0 && end - sector >= sectors_per_block) {
  262. rc = esp_rom_spiflash_erase_block(sector / sectors_per_block);
  263. sector += sectors_per_block;
  264. COUNTER_ADD_BYTES(erase, sectors_per_block * SPI_FLASH_SEC_SIZE);
  265. } else
  266. #endif
  267. {
  268. rc = esp_rom_spiflash_erase_sector(sector);
  269. ++sector;
  270. COUNTER_ADD_BYTES(erase, SPI_FLASH_SEC_SIZE);
  271. }
  272. spi_flash_guard_end();
  273. #ifdef CONFIG_SPI_FLASH_YIELD_DURING_ERASE
  274. no_yield_time_us += (esp_system_get_time() - start_time_us);
  275. if (no_yield_time_us / 1000 >= CONFIG_SPI_FLASH_ERASE_YIELD_DURATION_MS) {
  276. no_yield_time_us = 0;
  277. if (s_flash_guard_ops && s_flash_guard_ops->yield) {
  278. s_flash_guard_ops->yield();
  279. }
  280. }
  281. #endif
  282. }
  283. }
  284. COUNTER_STOP(erase);
  285. spi_flash_guard_start();
  286. // Ensure WEL is 0 after the operation, even if the erase failed.
  287. esp_rom_spiflash_write_disable();
  288. spi_flash_check_and_flush_cache(start_addr, size);
  289. spi_flash_guard_end();
  290. return spi_flash_translate_rc(rc);
  291. }
  292. /* Wrapper around esp_rom_spiflash_write() that verifies data as written if CONFIG_SPI_FLASH_VERIFY_WRITE is set.
  293. If CONFIG_SPI_FLASH_VERIFY_WRITE is not set, this is esp_rom_spiflash_write().
  294. */
  295. static IRAM_ATTR esp_rom_spiflash_result_t spi_flash_write_inner(uint32_t target, const uint32_t *src_addr, int32_t len)
  296. {
  297. #ifndef CONFIG_SPI_FLASH_VERIFY_WRITE
  298. return esp_rom_spiflash_write(target, src_addr, len);
  299. #else // CONFIG_SPI_FLASH_VERIFY_WRITE
  300. esp_rom_spiflash_result_t res = ESP_ROM_SPIFLASH_RESULT_OK;
  301. assert(len % sizeof(uint32_t) == 0);
  302. uint32_t before_buf[ESP_ROM_SPIFLASH_BUFF_BYTE_READ_NUM / sizeof(uint32_t)];
  303. uint32_t after_buf[ESP_ROM_SPIFLASH_BUFF_BYTE_READ_NUM / sizeof(uint32_t)];
  304. uint32_t *expected_buf = before_buf;
  305. int32_t remaining = len;
  306. for(int i = 0; i < len; i += sizeof(before_buf)) {
  307. int i_w = i / sizeof(uint32_t); // index in words (i is an index in bytes)
  308. int32_t read_len = MIN(sizeof(before_buf), remaining);
  309. // Read "before" contents from flash
  310. res = esp_rom_spiflash_read(target + i, before_buf, read_len);
  311. if (res != ESP_ROM_SPIFLASH_RESULT_OK) {
  312. break;
  313. }
  314. for (int r = 0; r < read_len; r += sizeof(uint32_t)) {
  315. int r_w = r / sizeof(uint32_t); // index in words (r is index in bytes)
  316. uint32_t write = src_addr[i_w + r_w];
  317. uint32_t before = before_buf[r_w];
  318. uint32_t expected = write & before;
  319. #ifdef CONFIG_SPI_FLASH_WARN_SETTING_ZERO_TO_ONE
  320. if ((before & write) != write) {
  321. spi_flash_guard_end();
  322. ESP_LOGW(TAG, "Write at offset 0x%x requests 0x%08x but will write 0x%08x -> 0x%08x",
  323. target + i + r, write, before, before & write);
  324. spi_flash_guard_start();
  325. }
  326. #endif
  327. expected_buf[r_w] = expected;
  328. }
  329. res = esp_rom_spiflash_write(target + i, &src_addr[i_w], read_len);
  330. if (res != ESP_ROM_SPIFLASH_RESULT_OK) {
  331. break;
  332. }
  333. res = esp_rom_spiflash_read(target + i, after_buf, read_len);
  334. if (res != ESP_ROM_SPIFLASH_RESULT_OK) {
  335. break;
  336. }
  337. for (int r = 0; r < read_len; r += sizeof(uint32_t)) {
  338. int r_w = r / sizeof(uint32_t); // index in words (r is index in bytes)
  339. uint32_t expected = expected_buf[r_w];
  340. uint32_t actual = after_buf[r_w];
  341. if (expected != actual) {
  342. #ifdef CONFIG_SPI_FLASH_LOG_FAILED_WRITE
  343. spi_flash_guard_end();
  344. ESP_LOGE(TAG, "Bad write at offset 0x%x expected 0x%08x readback 0x%08x", target + i + r, expected, actual);
  345. spi_flash_guard_start();
  346. #endif
  347. res = ESP_ROM_SPIFLASH_RESULT_ERR;
  348. }
  349. }
  350. if (res != ESP_ROM_SPIFLASH_RESULT_OK) {
  351. break;
  352. }
  353. remaining -= read_len;
  354. }
  355. return res;
  356. #endif // CONFIG_SPI_FLASH_VERIFY_WRITE
  357. }
  358. esp_err_t IRAM_ATTR spi_flash_write(size_t dst, const void *srcv, size_t size)
  359. {
  360. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  361. CHECK_WRITE_ADDRESS(dst, size);
  362. // Out of bound writes are checked in ROM code, but we can give better
  363. // error code here
  364. if (dst + size > g_rom_flashchip.chip_size) {
  365. return ESP_ERR_INVALID_SIZE;
  366. }
  367. if (size == 0) {
  368. return ESP_OK;
  369. }
  370. esp_rom_spiflash_result_t rc = ESP_ROM_SPIFLASH_RESULT_OK;
  371. COUNTER_START();
  372. const uint8_t *srcc = (const uint8_t *) srcv;
  373. /*
  374. * Large operations are split into (up to) 3 parts:
  375. * - Left padding: 4 bytes up to the first 4-byte aligned destination offset.
  376. * - Middle part
  377. * - Right padding: 4 bytes from the last 4-byte aligned offset covered.
  378. */
  379. size_t left_off = dst & ~3U;
  380. size_t left_size = MIN(((dst + 3) & ~3U) - dst, size);
  381. size_t mid_off = left_size;
  382. size_t mid_size = (size - left_size) & ~3U;
  383. size_t right_off = left_size + mid_size;
  384. size_t right_size = size - mid_size - left_size;
  385. rc = spi_flash_unlock();
  386. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  387. goto out;
  388. }
  389. if (left_size > 0) {
  390. uint32_t t = 0xffffffff;
  391. memcpy(((uint8_t *) &t) + (dst - left_off), srcc, left_size);
  392. spi_flash_guard_start();
  393. rc = spi_flash_write_inner(left_off, &t, 4);
  394. spi_flash_guard_end();
  395. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  396. goto out;
  397. }
  398. COUNTER_ADD_BYTES(write, 4);
  399. }
  400. if (mid_size > 0) {
  401. /* If src buffer is 4-byte aligned as well and is not in a region that requires cache access to be enabled, we
  402. * can write directly without buffering in RAM. */
  403. #ifdef ESP_PLATFORM
  404. bool direct_write = esp_ptr_internal(srcc)
  405. && esp_ptr_byte_accessible(srcc)
  406. && ((uintptr_t) srcc + mid_off) % 4 == 0;
  407. #else
  408. bool direct_write = true;
  409. #endif
  410. while(mid_size > 0 && rc == ESP_ROM_SPIFLASH_RESULT_OK) {
  411. uint32_t write_buf[8];
  412. uint32_t write_size = MIN(mid_size, MAX_WRITE_CHUNK);
  413. const uint8_t *write_src = srcc + mid_off;
  414. if (!direct_write) {
  415. write_size = MIN(write_size, sizeof(write_buf));
  416. memcpy(write_buf, write_src, write_size);
  417. write_src = (const uint8_t *)write_buf;
  418. }
  419. spi_flash_guard_start();
  420. rc = spi_flash_write_inner(dst + mid_off, (const uint32_t *) write_src, write_size);
  421. spi_flash_guard_end();
  422. COUNTER_ADD_BYTES(write, write_size);
  423. mid_size -= write_size;
  424. mid_off += write_size;
  425. }
  426. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  427. goto out;
  428. }
  429. }
  430. if (right_size > 0) {
  431. uint32_t t = 0xffffffff;
  432. memcpy(&t, srcc + right_off, right_size);
  433. spi_flash_guard_start();
  434. rc = spi_flash_write_inner(dst + right_off, &t, 4);
  435. spi_flash_guard_end();
  436. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  437. goto out;
  438. }
  439. COUNTER_ADD_BYTES(write, 4);
  440. }
  441. out:
  442. COUNTER_STOP(write);
  443. spi_flash_guard_start();
  444. // Ensure WEL is 0 after the operation, even if the write failed.
  445. esp_rom_spiflash_write_disable();
  446. spi_flash_check_and_flush_cache(dst, size);
  447. spi_flash_guard_end();
  448. return spi_flash_translate_rc(rc);
  449. }
  450. #endif // CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  451. #if !CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  452. extern void spi_common_set_dummy_output(esp_rom_spiflash_read_mode_t mode);
  453. extern void spi_dummy_len_fix(uint8_t spi, uint8_t freqdiv);
  454. void IRAM_ATTR flash_rom_init(void)
  455. {
  456. uint32_t freqdiv = 0;
  457. #if CONFIG_IDF_TARGET_ESP32
  458. uint32_t dummy_bit = 0;
  459. #if CONFIG_ESPTOOLPY_FLASHFREQ_80M
  460. dummy_bit = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_80M;
  461. #elif CONFIG_ESPTOOLPY_FLASHFREQ_40M
  462. dummy_bit = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_40M;
  463. #elif CONFIG_ESPTOOLPY_FLASHFREQ_26M
  464. dummy_bit = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_26M;
  465. #elif CONFIG_ESPTOOLPY_FLASHFREQ_20M
  466. dummy_bit = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_20M;
  467. #endif
  468. #endif//CONFIG_IDF_TARGET_ESP32
  469. #if CONFIG_ESPTOOLPY_FLASHFREQ_80M
  470. freqdiv = 1;
  471. #elif CONFIG_ESPTOOLPY_FLASHFREQ_40M
  472. freqdiv = 2;
  473. #elif CONFIG_ESPTOOLPY_FLASHFREQ_26M
  474. freqdiv = 3;
  475. #elif CONFIG_ESPTOOLPY_FLASHFREQ_20M
  476. freqdiv = 4;
  477. #endif
  478. #if !CONFIG_IDF_TARGET_ESP32S2 && !CONFIG_IDF_TARGET_ESP32
  479. esp_rom_spiflash_read_mode_t read_mode;
  480. #if CONFIG_ESPTOOLPY_FLASHMODE_QIO
  481. read_mode = ESP_ROM_SPIFLASH_QIO_MODE;
  482. #elif CONFIG_ESPTOOLPY_FLASHMODE_QOUT
  483. read_mode = ESP_ROM_SPIFLASH_QOUT_MODE;
  484. #elif CONFIG_ESPTOOLPY_FLASHMODE_DIO
  485. read_mode = ESP_ROM_SPIFLASH_DIO_MODE;
  486. #elif CONFIG_ESPTOOLPY_FLASHMODE_DOUT
  487. read_mode = ESP_ROM_SPIFLASH_DOUT_MODE;
  488. #endif
  489. #endif //!CONFIG_IDF_TARGET_ESP32S2 && !CONFIG_IDF_TARGET_ESP32
  490. #if CONFIG_IDF_TARGET_ESP32
  491. g_rom_spiflash_dummy_len_plus[1] = dummy_bit;
  492. #else
  493. spi_dummy_len_fix(1, freqdiv);
  494. #endif //CONFIG_IDF_TARGET_ESP32
  495. #if !CONFIG_IDF_TARGET_ESP32S2 && !CONFIG_IDF_TARGET_ESP32
  496. spi_common_set_dummy_output(read_mode);
  497. #endif //!CONFIG_IDF_TARGET_ESP32S2
  498. esp_rom_spiflash_config_clk(freqdiv, 1);
  499. }
  500. #else
  501. void IRAM_ATTR flash_rom_init(void)
  502. {
  503. return;
  504. }
  505. esp_err_t IRAM_ATTR spi_flash_write_encrypted(size_t dest_addr, const void *src, size_t size)
  506. {
  507. esp_err_t err = ESP_OK;
  508. const spi_flash_guard_funcs_t *guard = spi_flash_guard_get();
  509. CHECK_WRITE_ADDRESS(dest_addr, size);
  510. if ((dest_addr % 16) != 0) {
  511. return ESP_ERR_INVALID_ARG;
  512. }
  513. if ((size % 16) != 0) {
  514. return ESP_ERR_INVALID_SIZE;
  515. }
  516. COUNTER_START();
  517. esp_rom_spiflash_result_t rc = spi_flash_unlock();
  518. err = spi_flash_translate_rc(rc);
  519. if (err != ESP_OK) {
  520. goto fail;
  521. }
  522. #ifndef CONFIG_SPI_FLASH_VERIFY_WRITE
  523. err = spi_flash_write_encrypted_chip(dest_addr, src, size);
  524. COUNTER_ADD_BYTES(write, size);
  525. spi_flash_guard_start();
  526. esp_rom_spiflash_write_disable();
  527. spi_flash_check_and_flush_cache(dest_addr, size);
  528. spi_flash_guard_end();
  529. #else
  530. const uint32_t* src_w = (const uint32_t*)src;
  531. uint32_t read_buf[ESP_ROM_SPIFLASH_BUFF_BYTE_READ_NUM / sizeof(uint32_t)];
  532. int32_t remaining = size;
  533. for(int i = 0; i < size; i += sizeof(read_buf)) {
  534. int i_w = i / sizeof(uint32_t); // index in words (i is an index in bytes)
  535. int32_t read_len = MIN(sizeof(read_buf), remaining);
  536. // Read "before" contents from flash
  537. esp_err_t err = spi_flash_read(dest_addr + i, read_buf, read_len);
  538. if (err != ESP_OK) {
  539. break;
  540. }
  541. #ifdef CONFIG_SPI_FLASH_WARN_SETTING_ZERO_TO_ONE
  542. //The written data cannot be predicted, so warning is shown if any of the bits is not 1.
  543. for (int r = 0; r < read_len; r += sizeof(uint32_t)) {
  544. uint32_t before = read_buf[r / sizeof(uint32_t)];
  545. if (before != 0xFFFFFFFF) {
  546. ESP_LOGW(TAG, "Encrypted write at offset 0x%x but not erased (0x%08x)",
  547. dest_addr + i + r, before);
  548. }
  549. }
  550. #endif
  551. err = spi_flash_write_encrypted_chip(dest_addr + i, src + i, read_len);
  552. if (err != ESP_OK) {
  553. break;
  554. }
  555. COUNTER_ADD_BYTES(write, size);
  556. spi_flash_guard_start();
  557. esp_rom_spiflash_write_disable();
  558. spi_flash_check_and_flush_cache(dest_addr, size);
  559. spi_flash_guard_end();
  560. err = spi_flash_read_encrypted(dest_addr + i, read_buf, read_len);
  561. if (err != ESP_OK) {
  562. break;
  563. }
  564. for (int r = 0; r < read_len; r += sizeof(uint32_t)) {
  565. int r_w = r / sizeof(uint32_t); // index in words (r is index in bytes)
  566. uint32_t expected = src_w[i_w + r_w];
  567. uint32_t actual = read_buf[r_w];
  568. if (expected != actual) {
  569. #ifdef CONFIG_SPI_FLASH_LOG_FAILED_WRITE
  570. ESP_LOGE(TAG, "Bad write at offset 0x%x expected 0x%08x readback 0x%08x", dest_addr + i + r, expected, actual);
  571. #endif
  572. err = ESP_FAIL;
  573. }
  574. }
  575. if (err != ESP_OK) {
  576. break;
  577. }
  578. remaining -= read_len;
  579. }
  580. #endif // CONFIG_SPI_FLASH_VERIFY_WRITE
  581. fail:
  582. COUNTER_STOP(write);
  583. return err;
  584. }
  585. esp_err_t IRAM_ATTR spi_flash_read(size_t src, void *dstv, size_t size)
  586. {
  587. // Out of bound reads are checked in ROM code, but we can give better
  588. // error code here
  589. if (src + size > g_rom_flashchip.chip_size) {
  590. return ESP_ERR_INVALID_SIZE;
  591. }
  592. if (size == 0) {
  593. return ESP_OK;
  594. }
  595. esp_rom_spiflash_result_t rc = ESP_ROM_SPIFLASH_RESULT_OK;
  596. COUNTER_START();
  597. spi_flash_guard_start();
  598. /* To simplify boundary checks below, we handle small reads separately. */
  599. if (size < 16) {
  600. uint32_t t[6]; /* Enough for 16 bytes + 4 on either side for padding. */
  601. uint32_t read_src = src & ~3U;
  602. uint32_t left_off = src & 3U;
  603. uint32_t read_size = (left_off + size + 3) & ~3U;
  604. rc = esp_rom_spiflash_read(read_src, t, read_size);
  605. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  606. goto out;
  607. }
  608. COUNTER_ADD_BYTES(read, read_size);
  609. #ifdef ESP_PLATFORM
  610. if (esp_ptr_external_ram(dstv)) {
  611. spi_flash_guard_end();
  612. memcpy(dstv, ((uint8_t *) t) + left_off, size);
  613. spi_flash_guard_start();
  614. } else {
  615. memcpy(dstv, ((uint8_t *) t) + left_off, size);
  616. }
  617. #else
  618. memcpy(dstv, ((uint8_t *) t) + left_off, size);
  619. #endif
  620. goto out;
  621. }
  622. uint8_t *dstc = (uint8_t *) dstv;
  623. intptr_t dsti = (intptr_t) dstc;
  624. /*
  625. * Large operations are split into (up to) 3 parts:
  626. * - The middle part: from the first 4-aligned position in src to the first
  627. * 4-aligned position in dst.
  628. */
  629. size_t src_mid_off = (src % 4 == 0 ? 0 : 4 - (src % 4));
  630. size_t dst_mid_off = (dsti % 4 == 0 ? 0 : 4 - (dsti % 4));
  631. size_t mid_size = (size - MAX(src_mid_off, dst_mid_off)) & ~3U;
  632. /*
  633. * - Once the middle part is in place, src_mid_off bytes from the preceding
  634. * 4-aligned source location are added on the left.
  635. */
  636. size_t pad_left_src = src & ~3U;
  637. size_t pad_left_size = src_mid_off;
  638. /*
  639. * - Finally, the right part is added: from the end of the middle part to
  640. * the end. Depending on the alignment of source and destination, this may
  641. * be a 4 or 8 byte read from pad_right_src.
  642. */
  643. size_t pad_right_src = (src + pad_left_size + mid_size) & ~3U;
  644. size_t pad_right_off = (pad_right_src - src);
  645. size_t pad_right_size = (size - pad_right_off);
  646. #ifdef ESP_PLATFORM
  647. bool direct_read = esp_ptr_internal(dstc)
  648. && esp_ptr_byte_accessible(dstc)
  649. && ((uintptr_t) dstc + dst_mid_off) % 4 == 0;
  650. #else
  651. bool direct_read = true;
  652. #endif
  653. if (mid_size > 0) {
  654. uint32_t mid_remaining = mid_size;
  655. uint32_t mid_read = 0;
  656. while (mid_remaining > 0) {
  657. uint32_t read_size = MIN(mid_remaining, MAX_READ_CHUNK);
  658. uint32_t read_buf[8];
  659. uint8_t *read_dst_final = dstc + dst_mid_off + mid_read;
  660. uint8_t *read_dst = read_dst_final;
  661. if (!direct_read) {
  662. read_size = MIN(read_size, sizeof(read_buf));
  663. read_dst = (uint8_t *) read_buf;
  664. }
  665. rc = esp_rom_spiflash_read(src + src_mid_off + mid_read,
  666. (uint32_t *) read_dst, read_size);
  667. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  668. goto out;
  669. }
  670. mid_remaining -= read_size;
  671. mid_read += read_size;
  672. if (!direct_read) {
  673. spi_flash_guard_end();
  674. memcpy(read_dst_final, read_buf, read_size);
  675. spi_flash_guard_start();
  676. } else if (mid_remaining > 0) {
  677. /* Drop guard momentarily, allows other tasks to preempt */
  678. spi_flash_guard_end();
  679. spi_flash_guard_start();
  680. }
  681. }
  682. COUNTER_ADD_BYTES(read, mid_size);
  683. /*
  684. * If offsets in src and dst are different, perform an in-place shift
  685. * to put destination data into its final position.
  686. * Note that the shift can be left (src_mid_off < dst_mid_off) or right.
  687. */
  688. if (src_mid_off != dst_mid_off) {
  689. if (!direct_read) {
  690. spi_flash_guard_end();
  691. }
  692. memmove(dstc + src_mid_off, dstc + dst_mid_off, mid_size);
  693. if (!direct_read) {
  694. spi_flash_guard_start();
  695. }
  696. }
  697. }
  698. if (pad_left_size > 0) {
  699. uint32_t t;
  700. rc = esp_rom_spiflash_read(pad_left_src, &t, 4);
  701. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  702. goto out;
  703. }
  704. COUNTER_ADD_BYTES(read, 4);
  705. if (!direct_read) {
  706. spi_flash_guard_end();
  707. }
  708. memcpy(dstc, ((uint8_t *) &t) + (4 - pad_left_size), pad_left_size);
  709. if (!direct_read) {
  710. spi_flash_guard_start();
  711. }
  712. }
  713. if (pad_right_size > 0) {
  714. uint32_t t[2];
  715. int32_t read_size = (pad_right_size <= 4 ? 4 : 8);
  716. rc = esp_rom_spiflash_read(pad_right_src, t, read_size);
  717. if (rc != ESP_ROM_SPIFLASH_RESULT_OK) {
  718. goto out;
  719. }
  720. COUNTER_ADD_BYTES(read, read_size);
  721. if (!direct_read) {
  722. spi_flash_guard_end();
  723. }
  724. memcpy(dstc + pad_right_off, t, pad_right_size);
  725. if (!direct_read) {
  726. spi_flash_guard_start();
  727. }
  728. }
  729. out:
  730. spi_flash_guard_end();
  731. COUNTER_STOP(read);
  732. return spi_flash_translate_rc(rc);
  733. }
  734. #endif // !CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  735. esp_err_t IRAM_ATTR spi_flash_read_encrypted(size_t src, void *dstv, size_t size)
  736. {
  737. if (src + size > g_rom_flashchip.chip_size) {
  738. return ESP_ERR_INVALID_SIZE;
  739. }
  740. if (size == 0) {
  741. return ESP_OK;
  742. }
  743. esp_err_t err;
  744. const uint8_t *map;
  745. spi_flash_mmap_handle_t map_handle;
  746. size_t map_src = src & ~(SPI_FLASH_MMU_PAGE_SIZE - 1);
  747. size_t map_size = size + (src - map_src);
  748. err = spi_flash_mmap(map_src, map_size, SPI_FLASH_MMAP_DATA, (const void **)&map, &map_handle);
  749. if (err != ESP_OK) {
  750. return err;
  751. }
  752. memcpy(dstv, map + (src - map_src), size);
  753. spi_flash_munmap(map_handle);
  754. return err;
  755. }
  756. #if CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  757. static esp_err_t IRAM_ATTR spi_flash_translate_rc(esp_rom_spiflash_result_t rc)
  758. {
  759. switch (rc) {
  760. case ESP_ROM_SPIFLASH_RESULT_OK:
  761. return ESP_OK;
  762. case ESP_ROM_SPIFLASH_RESULT_TIMEOUT:
  763. return ESP_ERR_FLASH_OP_TIMEOUT;
  764. case ESP_ROM_SPIFLASH_RESULT_ERR:
  765. default:
  766. return ESP_ERR_FLASH_OP_FAIL;
  767. }
  768. }
  769. #endif //CONFIG_SPI_FLASH_USE_LEGACY_IMPL
  770. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  771. static inline void dump_counter(spi_flash_counter_t *counter, const char *name)
  772. {
  773. ESP_LOGI(TAG, "%s count=%8d time=%8dus bytes=%8d\n", name,
  774. counter->count, counter->time, counter->bytes);
  775. }
  776. const spi_flash_counters_t *spi_flash_get_counters(void)
  777. {
  778. return &s_flash_stats;
  779. }
  780. void spi_flash_reset_counters(void)
  781. {
  782. memset(&s_flash_stats, 0, sizeof(s_flash_stats));
  783. }
  784. void spi_flash_dump_counters(void)
  785. {
  786. dump_counter(&s_flash_stats.read, "read ");
  787. dump_counter(&s_flash_stats.write, "write");
  788. dump_counter(&s_flash_stats.erase, "erase");
  789. }
  790. #endif //CONFIG_SPI_FLASH_ENABLE_COUNTERS
  791. #if CONFIG_SPI_FLASH_USE_LEGACY_IMPL && !CONFIG_IDF_TARGET_ESP32
  792. // TODO esp32s2: Remove once ESP32-S2 & later chips has new SPI Flash API support
  793. esp_flash_t *esp_flash_default_chip = NULL;
  794. #endif
  795. void IRAM_ATTR spi_flash_set_rom_required_regs(void)
  796. {
  797. #if CONFIG_ESPTOOLPY_OCT_FLASH
  798. //Disable the variable dummy mode when doing timing tuning
  799. CLEAR_PERI_REG_MASK(SPI_MEM_DDR_REG(1), SPI_MEM_SPI_FMEM_VAR_DUMMY);
  800. /**
  801. * STR /DTR mode setting is done every time when `esp_rom_opiflash_exec_cmd` is called
  802. *
  803. * Add any registers that are not set in ROM SPI flash functions here in the future
  804. */
  805. #endif
  806. }