timer.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. // Copyright 2015-2019 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <string.h>
  14. #include "esp_log.h"
  15. #include "esp_err.h"
  16. #include "esp_intr_alloc.h"
  17. #include "freertos/FreeRTOS.h"
  18. #include "freertos/xtensa_api.h"
  19. #include "driver/timer.h"
  20. #include "driver/periph_ctrl.h"
  21. #include "hal/timer_hal.h"
  22. #include "soc/rtc.h"
  23. static const char *TIMER_TAG = "timer_group";
  24. #define TIMER_CHECK(a, str, ret_val) \
  25. if (!(a)) { \
  26. ESP_LOGE(TIMER_TAG,"%s(%d): %s", __FUNCTION__, __LINE__, str); \
  27. return (ret_val); \
  28. }
  29. #define TIMER_GROUP_NUM_ERROR "TIMER GROUP NUM ERROR"
  30. #define TIMER_NUM_ERROR "HW TIMER NUM ERROR"
  31. #define TIMER_PARAM_ADDR_ERROR "HW TIMER PARAM ADDR ERROR"
  32. #define TIMER_NEVER_INIT_ERROR "HW TIMER NEVER INIT ERROR"
  33. #define TIMER_COUNT_DIR_ERROR "HW TIMER COUNTER DIR ERROR"
  34. #define TIMER_AUTORELOAD_ERROR "HW TIMER AUTORELOAD ERROR"
  35. #define TIMER_SCALE_ERROR "HW TIMER SCALE ERROR"
  36. #define TIMER_ALARM_ERROR "HW TIMER ALARM ERROR"
  37. #define DIVIDER_RANGE_ERROR "HW TIMER divider outside of [2, 65536] range error"
  38. #define TIMER_ENTER_CRITICAL(mux) portENTER_CRITICAL_SAFE(mux);
  39. #define TIMER_EXIT_CRITICAL(mux) portEXIT_CRITICAL_SAFE(mux);
  40. typedef struct {
  41. timer_isr_t fn; /*!< isr function */
  42. void *args; /*!< isr function args */
  43. timer_isr_handle_t timer_isr_handle; /*!< interrupt handle */
  44. timer_group_t isr_timer_group; /*!< timer group of interrupt triggered */
  45. } timer_isr_func_t;
  46. typedef struct {
  47. timer_hal_context_t hal;
  48. timer_isr_func_t timer_isr_fun;
  49. } timer_obj_t;
  50. static timer_obj_t *p_timer_obj[TIMER_GROUP_MAX][TIMER_MAX] = {0};
  51. static portMUX_TYPE timer_spinlock[TIMER_GROUP_MAX] = {portMUX_INITIALIZER_UNLOCKED, portMUX_INITIALIZER_UNLOCKED};
  52. esp_err_t timer_get_counter_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t *timer_val)
  53. {
  54. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  55. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  56. TIMER_CHECK(timer_val != NULL, TIMER_PARAM_ADDR_ERROR, ESP_ERR_INVALID_ARG);
  57. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  58. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  59. timer_hal_get_counter_value(&(p_timer_obj[group_num][timer_num]->hal), timer_val);
  60. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  61. return ESP_OK;
  62. }
  63. esp_err_t timer_get_counter_time_sec(timer_group_t group_num, timer_idx_t timer_num, double *time)
  64. {
  65. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  66. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  67. TIMER_CHECK(time != NULL, TIMER_PARAM_ADDR_ERROR, ESP_ERR_INVALID_ARG);
  68. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  69. uint64_t timer_val;
  70. esp_err_t err = timer_get_counter_value(group_num, timer_num, &timer_val);
  71. if (err == ESP_OK) {
  72. uint16_t div;
  73. timer_hal_get_divider(&(p_timer_obj[group_num][timer_num]->hal), &div);
  74. #ifdef CONFIG_IDF_TARGET_ESP32
  75. *time = (double)timer_val * div / TIMER_BASE_CLK;
  76. #elif defined CONFIG_IDF_TARGET_ESP32S2BETA
  77. if (timer_hal_get_use_xtal(&(p_timer_obj[group_num][timer_num]->hal))) {
  78. *time = (double)timer_val * div / ((int)rtc_clk_xtal_freq_get() * 1000000);
  79. } else {
  80. *time = (double)timer_val * div / rtc_clk_apb_freq_get();
  81. }
  82. #endif
  83. }
  84. return err;
  85. }
  86. esp_err_t timer_set_counter_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t load_val)
  87. {
  88. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  89. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  90. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  91. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  92. timer_hal_set_counter_value(&(p_timer_obj[group_num][timer_num]->hal), load_val);
  93. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  94. return ESP_OK;
  95. }
  96. esp_err_t timer_start(timer_group_t group_num, timer_idx_t timer_num)
  97. {
  98. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  99. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  100. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  101. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  102. timer_hal_set_counter_enable(&(p_timer_obj[group_num][timer_num]->hal), TIMER_START);
  103. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  104. return ESP_OK;
  105. }
  106. esp_err_t timer_pause(timer_group_t group_num, timer_idx_t timer_num)
  107. {
  108. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  109. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  110. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  111. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  112. timer_hal_set_counter_enable(&(p_timer_obj[group_num][timer_num]->hal), TIMER_PAUSE);
  113. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  114. return ESP_OK;
  115. }
  116. esp_err_t timer_set_counter_mode(timer_group_t group_num, timer_idx_t timer_num, timer_count_dir_t counter_dir)
  117. {
  118. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  119. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  120. TIMER_CHECK(counter_dir < TIMER_COUNT_MAX, TIMER_COUNT_DIR_ERROR, ESP_ERR_INVALID_ARG);
  121. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  122. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  123. timer_hal_set_counter_increase(&(p_timer_obj[group_num][timer_num]->hal), counter_dir);
  124. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  125. return ESP_OK;
  126. }
  127. esp_err_t timer_set_auto_reload(timer_group_t group_num, timer_idx_t timer_num, timer_autoreload_t reload)
  128. {
  129. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  130. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  131. TIMER_CHECK(reload < TIMER_AUTORELOAD_MAX, TIMER_AUTORELOAD_ERROR, ESP_ERR_INVALID_ARG);
  132. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  133. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  134. timer_hal_set_auto_reload(&(p_timer_obj[group_num][timer_num]->hal), reload);
  135. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  136. return ESP_OK;
  137. }
  138. esp_err_t timer_set_divider(timer_group_t group_num, timer_idx_t timer_num, uint32_t divider)
  139. {
  140. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  141. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  142. TIMER_CHECK(divider > 1 && divider < 65537, DIVIDER_RANGE_ERROR, ESP_ERR_INVALID_ARG);
  143. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  144. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  145. timer_hal_set_divider(&(p_timer_obj[group_num][timer_num]->hal), (uint16_t) divider);
  146. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  147. return ESP_OK;
  148. }
  149. esp_err_t timer_set_alarm_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t alarm_value)
  150. {
  151. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  152. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  153. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  154. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  155. timer_hal_set_alarm_value(&(p_timer_obj[group_num][timer_num]->hal), alarm_value);
  156. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  157. return ESP_OK;
  158. }
  159. esp_err_t timer_get_alarm_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t *alarm_value)
  160. {
  161. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  162. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  163. TIMER_CHECK(alarm_value != NULL, TIMER_PARAM_ADDR_ERROR, ESP_ERR_INVALID_ARG);
  164. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  165. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  166. timer_hal_get_alarm_value(&(p_timer_obj[group_num][timer_num]->hal), alarm_value);
  167. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  168. return ESP_OK;
  169. }
  170. esp_err_t timer_set_alarm(timer_group_t group_num, timer_idx_t timer_num, timer_alarm_t alarm_en)
  171. {
  172. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  173. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  174. TIMER_CHECK(alarm_en < TIMER_ALARM_MAX, TIMER_ALARM_ERROR, ESP_ERR_INVALID_ARG);
  175. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  176. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  177. timer_hal_set_alarm_enable(&(p_timer_obj[group_num][timer_num]->hal), alarm_en);
  178. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  179. return ESP_OK;
  180. }
  181. static void IRAM_ATTR timer_isr_default(void *arg)
  182. {
  183. timer_obj_t *timer_obj = (timer_obj_t *)arg;
  184. if (timer_obj == NULL) {
  185. return;
  186. }
  187. if (timer_obj->timer_isr_fun.fn == NULL) {
  188. return;
  189. }
  190. TIMER_ENTER_CRITICAL(&timer_spinlock[timer_obj->timer_isr_fun.isr_timer_group]);
  191. {
  192. uint32_t intr_status = 0;
  193. timer_hal_get_intr_status(&(timer_obj->hal), &intr_status);
  194. if (intr_status & BIT(timer_obj->hal.idx)) {
  195. timer_obj->timer_isr_fun.fn(timer_obj->timer_isr_fun.args);
  196. //Clear intrrupt status
  197. timer_hal_clear_intr_status(&(timer_obj->hal));
  198. //After the alarm has been triggered, we need enable it again, so it is triggered the next time.
  199. timer_hal_set_alarm_enable(&(timer_obj->hal), TIMER_ALARM_EN);
  200. }
  201. }
  202. TIMER_EXIT_CRITICAL(&timer_spinlock[timer_obj->timer_isr_fun.isr_timer_group]);
  203. }
  204. esp_err_t timer_isr_callback_add(timer_group_t group_num, timer_idx_t timer_num, timer_isr_t isr_handler, void *args, int intr_alloc_flags)
  205. {
  206. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  207. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  208. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  209. timer_disable_intr(group_num, timer_num);
  210. p_timer_obj[group_num][timer_num]->timer_isr_fun.fn = isr_handler;
  211. p_timer_obj[group_num][timer_num]->timer_isr_fun.args = args;
  212. p_timer_obj[group_num][timer_num]->timer_isr_fun.isr_timer_group = group_num;
  213. timer_isr_register(group_num, timer_num, timer_isr_default, (void *)p_timer_obj[group_num][timer_num],
  214. intr_alloc_flags, &(p_timer_obj[group_num][timer_num]->timer_isr_fun.timer_isr_handle));
  215. timer_enable_intr(group_num, timer_num);
  216. return ESP_OK;
  217. }
  218. esp_err_t timer_isr_callback_remove(timer_group_t group_num, timer_idx_t timer_num)
  219. {
  220. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  221. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  222. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  223. timer_disable_intr(group_num, timer_num);
  224. p_timer_obj[group_num][timer_num]->timer_isr_fun.fn = NULL;
  225. p_timer_obj[group_num][timer_num]->timer_isr_fun.args = NULL;
  226. esp_intr_free(p_timer_obj[group_num][timer_num]->timer_isr_fun.timer_isr_handle);
  227. return ESP_OK;
  228. }
  229. esp_err_t timer_isr_register(timer_group_t group_num, timer_idx_t timer_num,
  230. void (*fn)(void *), void *arg, int intr_alloc_flags, timer_isr_handle_t *handle)
  231. {
  232. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  233. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  234. TIMER_CHECK(fn != NULL, TIMER_PARAM_ADDR_ERROR, ESP_ERR_INVALID_ARG);
  235. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  236. int intr_source = 0;
  237. uint32_t status_reg = 0;
  238. int mask = 0;
  239. switch (group_num) {
  240. case TIMER_GROUP_0:
  241. default:
  242. if ((intr_alloc_flags & ESP_INTR_FLAG_EDGE) == 0) {
  243. intr_source = ETS_TG0_T0_LEVEL_INTR_SOURCE + timer_num;
  244. } else {
  245. intr_source = ETS_TG0_T0_EDGE_INTR_SOURCE + timer_num;
  246. }
  247. timer_hal_get_intr_status_reg(&(p_timer_obj[TIMER_GROUP_0][timer_num]->hal), &status_reg);
  248. mask = 1 << timer_num;
  249. break;
  250. case TIMER_GROUP_1:
  251. if ((intr_alloc_flags & ESP_INTR_FLAG_EDGE) == 0) {
  252. intr_source = ETS_TG1_T0_LEVEL_INTR_SOURCE + timer_num;
  253. } else {
  254. intr_source = ETS_TG1_T0_EDGE_INTR_SOURCE + timer_num;
  255. }
  256. timer_hal_get_intr_status_reg(&(p_timer_obj[TIMER_GROUP_1][timer_num]->hal), &status_reg);
  257. mask = 1 << timer_num;
  258. break;
  259. }
  260. return esp_intr_alloc_intrstatus(intr_source, intr_alloc_flags, status_reg, mask, fn, arg, handle);
  261. }
  262. esp_err_t timer_init(timer_group_t group_num, timer_idx_t timer_num, const timer_config_t *config)
  263. {
  264. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  265. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  266. TIMER_CHECK(config != NULL, TIMER_PARAM_ADDR_ERROR, ESP_ERR_INVALID_ARG);
  267. TIMER_CHECK(config->divider > 1 && config->divider < 65537, DIVIDER_RANGE_ERROR, ESP_ERR_INVALID_ARG);
  268. if (group_num == TIMER_GROUP_0) {
  269. periph_module_enable(PERIPH_TIMG0_MODULE);
  270. } else if (group_num == TIMER_GROUP_1) {
  271. periph_module_enable(PERIPH_TIMG1_MODULE);
  272. }
  273. if (p_timer_obj[group_num][timer_num] == NULL) {
  274. p_timer_obj[group_num][timer_num] = (timer_obj_t *) heap_caps_calloc(1, sizeof(timer_obj_t), MALLOC_CAP_INTERNAL | MALLOC_CAP_8BIT);
  275. if (p_timer_obj[group_num][timer_num] == NULL) {
  276. ESP_LOGE(TIMER_TAG, "TIMER driver malloc error");
  277. return ESP_FAIL;
  278. }
  279. }
  280. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  281. timer_hal_init(&(p_timer_obj[group_num][timer_num]->hal), group_num, timer_num);
  282. timer_hal_intr_disable(&(p_timer_obj[group_num][timer_num]->hal));
  283. timer_hal_clear_intr_status(&(p_timer_obj[group_num][timer_num]->hal));
  284. timer_hal_set_auto_reload(&(p_timer_obj[group_num][timer_num]->hal), config->auto_reload);
  285. timer_hal_set_divider(&(p_timer_obj[group_num][timer_num]->hal), config->divider);
  286. timer_hal_set_counter_increase(&(p_timer_obj[group_num][timer_num]->hal), config->counter_dir);
  287. timer_hal_set_alarm_enable(&(p_timer_obj[group_num][timer_num]->hal), config->alarm_en);
  288. if (config->intr_type == TIMER_INTR_LEVEL) {
  289. timer_hal_set_level_int_enable(&(p_timer_obj[group_num][timer_num]->hal), true);
  290. }
  291. // currently edge interrupt is not supported
  292. // if (config->intr_type == TIMER_INTR_EDGE) {
  293. // timer_hal_set_edge_int_enable(&(p_timer_obj[group_num][timer_num]->hal), true);
  294. // }
  295. timer_hal_set_counter_enable(&(p_timer_obj[group_num][timer_num]->hal), config->counter_en);
  296. #ifdef CONFIG_IDF_TARGET_ESP32S2BETA
  297. timer_hal_set_use_xtal(&(p_timer_obj[group_num][timer_num]->hal), config->clk_src);
  298. #endif
  299. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  300. return ESP_OK;
  301. }
  302. esp_err_t timer_deinit(timer_group_t group_num, timer_idx_t timer_num)
  303. {
  304. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  305. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  306. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  307. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  308. timer_hal_set_counter_enable(&(p_timer_obj[group_num][timer_num]->hal), TIMER_PAUSE);
  309. timer_hal_intr_disable(&(p_timer_obj[group_num][timer_num]->hal));
  310. timer_hal_clear_intr_status(&(p_timer_obj[group_num][timer_num]->hal));
  311. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  312. heap_caps_free(p_timer_obj[group_num][timer_num]);
  313. p_timer_obj[group_num][timer_num] = NULL;
  314. return ESP_OK;
  315. }
  316. esp_err_t timer_get_config(timer_group_t group_num, timer_idx_t timer_num, timer_config_t *config)
  317. {
  318. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  319. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  320. TIMER_CHECK(config != NULL, TIMER_PARAM_ADDR_ERROR, ESP_ERR_INVALID_ARG);
  321. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  322. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  323. config->alarm_en = timer_hal_get_alarm_enable(&(p_timer_obj[group_num][timer_num]->hal));
  324. config->auto_reload = timer_hal_get_auto_reload(&(p_timer_obj[group_num][timer_num]->hal));
  325. config->counter_dir = timer_hal_get_counter_increase(&(p_timer_obj[group_num][timer_num]->hal));
  326. config->counter_en = timer_hal_get_counter_enable(&(p_timer_obj[group_num][timer_num]->hal));
  327. uint16_t div;
  328. timer_hal_get_divider(&(p_timer_obj[group_num][timer_num]->hal), &div);
  329. if (div == 0) {
  330. config->divider = 65536;
  331. } else {
  332. config->divider = div;
  333. }
  334. if (timer_hal_get_level_int_enable(&(p_timer_obj[group_num][timer_num]->hal))) {
  335. config->intr_type = TIMER_INTR_LEVEL;
  336. } else {
  337. config->intr_type = TIMER_INTR_MAX;
  338. }
  339. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  340. return ESP_OK;
  341. }
  342. esp_err_t timer_group_intr_enable(timer_group_t group_num, timer_intr_t en_mask)
  343. {
  344. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  345. TIMER_CHECK(p_timer_obj[group_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  346. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  347. for (int i = 0; i < TIMER_MAX; i++) {
  348. if (en_mask & BIT(i)) {
  349. timer_hal_intr_enable(&(p_timer_obj[group_num][i]->hal));
  350. }
  351. }
  352. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  353. return ESP_OK;
  354. }
  355. esp_err_t timer_group_intr_disable(timer_group_t group_num, timer_intr_t disable_mask)
  356. {
  357. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  358. TIMER_CHECK(p_timer_obj[group_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  359. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  360. for (int i = 0; i < TIMER_MAX; i++) {
  361. if (disable_mask & BIT(i)) {
  362. timer_hal_intr_disable(&(p_timer_obj[group_num][i]->hal));
  363. }
  364. }
  365. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  366. return ESP_OK;
  367. }
  368. esp_err_t timer_enable_intr(timer_group_t group_num, timer_idx_t timer_num)
  369. {
  370. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  371. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  372. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  373. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  374. timer_hal_intr_enable(&(p_timer_obj[group_num][timer_num]->hal));
  375. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  376. return ESP_OK;
  377. }
  378. esp_err_t timer_disable_intr(timer_group_t group_num, timer_idx_t timer_num)
  379. {
  380. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  381. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  382. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  383. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  384. timer_hal_intr_disable(&(p_timer_obj[group_num][timer_num]->hal));
  385. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  386. return ESP_OK;
  387. }
  388. /* This function is deprecated */
  389. timer_intr_t IRAM_ATTR timer_group_intr_get_in_isr(timer_group_t group_num)
  390. {
  391. return timer_group_get_intr_status_in_isr(group_num);
  392. }
  393. uint32_t IRAM_ATTR timer_group_get_intr_status_in_isr(timer_group_t group_num)
  394. {
  395. uint32_t intr_status = 0;
  396. if (p_timer_obj[group_num][TIMER_0] != NULL) {
  397. timer_hal_get_intr_status(&(p_timer_obj[group_num][TIMER_0]->hal), &intr_status);
  398. } else if (p_timer_obj[group_num][TIMER_1] != NULL) {
  399. timer_hal_get_intr_status(&(p_timer_obj[group_num][TIMER_1]->hal), &intr_status);
  400. }
  401. return intr_status;
  402. }
  403. /* This function is deprecated */
  404. void IRAM_ATTR timer_group_intr_clr_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  405. {
  406. timer_group_clr_intr_status_in_isr(group_num, timer_num);
  407. }
  408. void IRAM_ATTR timer_group_clr_intr_status_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  409. {
  410. timer_hal_clear_intr_status(&(p_timer_obj[group_num][timer_num]->hal));
  411. }
  412. void IRAM_ATTR timer_group_enable_alarm_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  413. {
  414. timer_hal_set_alarm_enable(&(p_timer_obj[group_num][timer_num]->hal), true);
  415. }
  416. uint64_t IRAM_ATTR timer_group_get_counter_value_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  417. {
  418. uint64_t val;
  419. timer_hal_get_counter_value(&(p_timer_obj[group_num][timer_num]->hal), &val);
  420. return val;
  421. }
  422. void IRAM_ATTR timer_group_set_alarm_value_in_isr(timer_group_t group_num, timer_idx_t timer_num, uint64_t alarm_val)
  423. {
  424. timer_hal_set_alarm_value(&(p_timer_obj[group_num][timer_num]->hal), alarm_val);
  425. }
  426. void IRAM_ATTR timer_group_set_counter_enable_in_isr(timer_group_t group_num, timer_idx_t timer_num, timer_start_t counter_en)
  427. {
  428. timer_hal_set_counter_enable(&(p_timer_obj[group_num][timer_num]->hal), counter_en);
  429. }
  430. /* This function is deprecated */
  431. void IRAM_ATTR timer_group_clr_intr_sta_in_isr(timer_group_t group_num, timer_intr_t intr_mask)
  432. {
  433. for (uint32_t timer_idx = 0; timer_idx < TIMER_MAX; timer_idx++) {
  434. if (intr_mask & BIT(timer_idx)) {
  435. timer_group_clr_intr_status_in_isr(group_num, timer_idx);
  436. }
  437. }
  438. }
  439. bool IRAM_ATTR timer_group_get_auto_reload_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  440. {
  441. return timer_hal_get_auto_reload(&(p_timer_obj[group_num][timer_num]->hal));
  442. }
  443. esp_err_t timer_spinlock_take(timer_group_t group_num)
  444. {
  445. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  446. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  447. return ESP_OK;
  448. }
  449. esp_err_t timer_spinlock_give(timer_group_t group_num)
  450. {
  451. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  452. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  453. return ESP_OK;
  454. }