cpu_start.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "esp32/rom/ets_sys.h"
  19. #include "esp32/rom/uart.h"
  20. #include "esp32/rom/rtc.h"
  21. #include "esp32/rom/cache.h"
  22. #include "soc/cpu.h"
  23. #include "soc/rtc.h"
  24. #include "soc/dport_reg.h"
  25. #include "soc/gpio_periph.h"
  26. #include "soc/timer_periph.h"
  27. #include "soc/rtc_wdt.h"
  28. #include "soc/efuse_periph.h"
  29. #include "driver/rtc_io.h"
  30. #include "freertos/FreeRTOS.h"
  31. #include "freertos/task.h"
  32. #include "freertos/semphr.h"
  33. #include "freertos/queue.h"
  34. #include "freertos/portmacro.h"
  35. #include "esp_heap_caps_init.h"
  36. #include "sdkconfig.h"
  37. #include "esp_system.h"
  38. #include "esp_spi_flash.h"
  39. #include "esp_flash.h"
  40. #include "nvs_flash.h"
  41. #include "esp_event.h"
  42. #include "esp_spi_flash.h"
  43. #include "esp_ipc.h"
  44. #include "esp_private/crosscore_int.h"
  45. #include "esp_log.h"
  46. #include "esp_vfs_dev.h"
  47. #include "esp_newlib.h"
  48. #include "esp32/brownout.h"
  49. #include "esp_int_wdt.h"
  50. #include "esp_task.h"
  51. #include "esp_task_wdt.h"
  52. #include "esp_phy_init.h"
  53. #include "esp32/cache_err_int.h"
  54. #include "esp_coexist_internal.h"
  55. #include "esp_core_dump.h"
  56. #include "esp_app_trace.h"
  57. #include "esp_private/dbg_stubs.h"
  58. #include "esp_flash_encrypt.h"
  59. #include "esp32/spiram.h"
  60. #include "esp_clk_internal.h"
  61. #include "esp_timer.h"
  62. #include "esp_pm.h"
  63. #include "esp_private/pm_impl.h"
  64. #include "trax.h"
  65. #include "esp_ota_ops.h"
  66. #define STRINGIFY(s) STRINGIFY2(s)
  67. #define STRINGIFY2(s) #s
  68. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  69. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  70. #if !CONFIG_FREERTOS_UNICORE
  71. static void IRAM_ATTR call_start_cpu1() __attribute__((noreturn));
  72. void start_cpu1(void) __attribute__((weak, alias("start_cpu1_default"))) __attribute__((noreturn));
  73. void start_cpu1_default(void) IRAM_ATTR __attribute__((noreturn));
  74. static bool app_cpu_started = false;
  75. #endif //!CONFIG_FREERTOS_UNICORE
  76. static void do_global_ctors(void);
  77. static void main_task(void* args);
  78. extern void app_main(void);
  79. extern esp_err_t esp_pthread_init(void);
  80. extern int _bss_start;
  81. extern int _bss_end;
  82. extern int _rtc_bss_start;
  83. extern int _rtc_bss_end;
  84. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  85. extern int _ext_ram_bss_start;
  86. extern int _ext_ram_bss_end;
  87. #endif
  88. extern int _init_start;
  89. extern void (*__init_array_start)(void);
  90. extern void (*__init_array_end)(void);
  91. extern volatile int port_xSchedulerRunning[2];
  92. static const char* TAG = "cpu_start";
  93. struct object { long placeholder[ 10 ]; };
  94. void __register_frame_info (const void *begin, struct object *ob);
  95. extern char __eh_frame[];
  96. //If CONFIG_SPIRAM_IGNORE_NOTFOUND is set and external RAM is not found or errors out on testing, this is set to false.
  97. static bool s_spiram_okay=true;
  98. /*
  99. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  100. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  101. */
  102. void IRAM_ATTR call_start_cpu0()
  103. {
  104. #if CONFIG_FREERTOS_UNICORE
  105. RESET_REASON rst_reas[1];
  106. #else
  107. RESET_REASON rst_reas[2];
  108. #endif
  109. cpu_configure_region_protection();
  110. cpu_init_memctl();
  111. //Move exception vectors to IRAM
  112. asm volatile (\
  113. "wsr %0, vecbase\n" \
  114. ::"r"(&_init_start));
  115. rst_reas[0] = rtc_get_reset_reason(0);
  116. #if !CONFIG_FREERTOS_UNICORE
  117. rst_reas[1] = rtc_get_reset_reason(1);
  118. #endif
  119. // from panic handler we can be reset by RWDT or TG0WDT
  120. if (rst_reas[0] == RTCWDT_SYS_RESET || rst_reas[0] == TG0WDT_SYS_RESET
  121. #if !CONFIG_FREERTOS_UNICORE
  122. || rst_reas[1] == RTCWDT_SYS_RESET || rst_reas[1] == TG0WDT_SYS_RESET
  123. #endif
  124. ) {
  125. #ifndef CONFIG_BOOTLOADER_WDT_ENABLE
  126. rtc_wdt_disable();
  127. #endif
  128. }
  129. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  130. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  131. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  132. if (rst_reas[0] != DEEPSLEEP_RESET) {
  133. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  134. }
  135. #if CONFIG_SPIRAM_BOOT_INIT
  136. esp_spiram_init_cache();
  137. if (esp_spiram_init() != ESP_OK) {
  138. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  139. ESP_EARLY_LOGE(TAG, "Failed to init external RAM, needed for external .bss segment");
  140. abort();
  141. #endif
  142. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  143. ESP_EARLY_LOGI(TAG, "Failed to init external RAM; continuing without it.");
  144. s_spiram_okay = false;
  145. #else
  146. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  147. abort();
  148. #endif
  149. }
  150. #endif
  151. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  152. if (LOG_LOCAL_LEVEL >= ESP_LOG_INFO) {
  153. const esp_app_desc_t *app_desc = esp_ota_get_app_description();
  154. ESP_EARLY_LOGI(TAG, "Application information:");
  155. #ifndef CONFIG_APP_EXCLUDE_PROJECT_NAME_VAR
  156. ESP_EARLY_LOGI(TAG, "Project name: %s", app_desc->project_name);
  157. #endif
  158. #ifndef CONFIG_APP_EXCLUDE_PROJECT_VER_VAR
  159. ESP_EARLY_LOGI(TAG, "App version: %s", app_desc->version);
  160. #endif
  161. #ifdef CONFIG_BOOTLOADER_APP_SECURE_VERSION
  162. ESP_EARLY_LOGI(TAG, "Secure version: %d", app_desc->secure_version);
  163. #endif
  164. #ifdef CONFIG_APP_COMPILE_TIME_DATE
  165. ESP_EARLY_LOGI(TAG, "Compile time: %s %s", app_desc->date, app_desc->time);
  166. #endif
  167. char buf[17];
  168. esp_ota_get_app_elf_sha256(buf, sizeof(buf));
  169. ESP_EARLY_LOGI(TAG, "ELF file SHA256: %s...", buf);
  170. ESP_EARLY_LOGI(TAG, "ESP-IDF: %s", app_desc->idf_ver);
  171. }
  172. #if !CONFIG_FREERTOS_UNICORE
  173. if (REG_GET_BIT(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_VER_DIS_APP_CPU)) {
  174. ESP_EARLY_LOGE(TAG, "Running on single core chip, but application is built with dual core support.");
  175. ESP_EARLY_LOGE(TAG, "Please enable CONFIG_FREERTOS_UNICORE option in menuconfig.");
  176. abort();
  177. }
  178. ESP_EARLY_LOGI(TAG, "Starting app cpu, entry point is %p", call_start_cpu1);
  179. esp_flash_enc_mode_t mode;
  180. mode = esp_get_flash_encryption_mode();
  181. if (mode == ESP_FLASH_ENC_MODE_DEVELOPMENT) {
  182. #ifdef CONFIG_SECURE_FLASH_ENCRYPTION_MODE_RELEASE
  183. ESP_EARLY_LOGE(TAG, "Flash encryption settings error: mode should be RELEASE but is actually DEVELOPMENT");
  184. ESP_EARLY_LOGE(TAG, "Mismatch found in security options in menuconfig and efuse settings");
  185. #else
  186. ESP_EARLY_LOGW(TAG, "Flash encryption mode is DEVELOPMENT");
  187. #endif
  188. } else if (mode == ESP_FLASH_ENC_MODE_RELEASE) {
  189. ESP_EARLY_LOGI(TAG, "Flash encryption mode is RELEASE");
  190. }
  191. //Flush and enable icache for APP CPU
  192. Cache_Flush(1);
  193. Cache_Read_Enable(1);
  194. esp_cpu_unstall(1);
  195. // Enable clock and reset APP CPU. Note that OpenOCD may have already
  196. // enabled clock and taken APP CPU out of reset. In this case don't reset
  197. // APP CPU again, as that will clear the breakpoints which may have already
  198. // been set.
  199. if (!DPORT_GET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN)) {
  200. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  201. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_C_REG, DPORT_APPCPU_RUNSTALL);
  202. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  203. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  204. }
  205. ets_set_appcpu_boot_addr((uint32_t)call_start_cpu1);
  206. while (!app_cpu_started) {
  207. ets_delay_us(100);
  208. }
  209. #else
  210. ESP_EARLY_LOGI(TAG, "Single core mode");
  211. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  212. #endif
  213. #if CONFIG_SPIRAM_MEMTEST
  214. if (s_spiram_okay) {
  215. bool ext_ram_ok=esp_spiram_test();
  216. if (!ext_ram_ok) {
  217. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  218. abort();
  219. }
  220. }
  221. #endif
  222. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  223. memset(&_ext_ram_bss_start, 0, (&_ext_ram_bss_end - &_ext_ram_bss_start) * sizeof(_ext_ram_bss_start));
  224. #endif
  225. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  226. If the heap allocator is initialized first, it will put free memory linked list items into
  227. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  228. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  229. works around this problem.
  230. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  231. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  232. fail initializing it properly. */
  233. heap_caps_init();
  234. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  235. start_cpu0();
  236. }
  237. #if !CONFIG_FREERTOS_UNICORE
  238. static void wdt_reset_cpu1_info_enable(void)
  239. {
  240. DPORT_REG_SET_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_PDEBUG_ENABLE | DPORT_APP_CPU_RECORD_ENABLE);
  241. DPORT_REG_CLR_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_RECORD_ENABLE);
  242. }
  243. void IRAM_ATTR call_start_cpu1()
  244. {
  245. asm volatile (\
  246. "wsr %0, vecbase\n" \
  247. ::"r"(&_init_start));
  248. ets_set_appcpu_boot_addr(0);
  249. cpu_configure_region_protection();
  250. cpu_init_memctl();
  251. #if CONFIG_ESP_CONSOLE_UART_NONE
  252. ets_install_putc1(NULL);
  253. ets_install_putc2(NULL);
  254. #else // CONFIG_ESP_CONSOLE_UART_NONE
  255. uartAttach();
  256. ets_install_uart_printf();
  257. uart_tx_switch(CONFIG_ESP_CONSOLE_UART_NUM);
  258. #endif
  259. wdt_reset_cpu1_info_enable();
  260. ESP_EARLY_LOGI(TAG, "App cpu up.");
  261. app_cpu_started = 1;
  262. start_cpu1();
  263. }
  264. #endif //!CONFIG_FREERTOS_UNICORE
  265. static void intr_matrix_clear(void)
  266. {
  267. //Clear all the interrupt matrix register
  268. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i <= ETS_CACHE_IA_INTR_SOURCE; i++) {
  269. intr_matrix_set(0, i, ETS_INVALID_INUM);
  270. #if !CONFIG_FREERTOS_UNICORE
  271. intr_matrix_set(1, i, ETS_INVALID_INUM);
  272. #endif
  273. }
  274. }
  275. void start_cpu0_default(void)
  276. {
  277. esp_err_t err;
  278. esp_setup_syscall_table();
  279. if (s_spiram_okay) {
  280. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  281. esp_err_t r=esp_spiram_add_to_heapalloc();
  282. if (r != ESP_OK) {
  283. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  284. abort();
  285. }
  286. #if CONFIG_SPIRAM_USE_MALLOC
  287. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  288. #endif
  289. #endif
  290. }
  291. //Enable trace memory and immediately start trace.
  292. #if CONFIG_ESP32_TRAX
  293. #if CONFIG_ESP32_TRAX_TWOBANKS
  294. trax_enable(TRAX_ENA_PRO_APP);
  295. #else
  296. trax_enable(TRAX_ENA_PRO);
  297. #endif
  298. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  299. #endif
  300. esp_clk_init();
  301. esp_perip_clk_init();
  302. intr_matrix_clear();
  303. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  304. #ifdef CONFIG_PM_ENABLE
  305. const int uart_clk_freq = REF_CLK_FREQ;
  306. /* When DFS is enabled, use REFTICK as UART clock source */
  307. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_ESP_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  308. #else
  309. const int uart_clk_freq = APB_CLK_FREQ;
  310. #endif // CONFIG_PM_DFS_ENABLE
  311. uart_div_modify(CONFIG_ESP_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_ESP_CONSOLE_UART_BAUDRATE);
  312. #endif // CONFIG_ESP_CONSOLE_UART_NONE
  313. #if CONFIG_ESP32_BROWNOUT_DET
  314. esp_brownout_init();
  315. #endif
  316. #if CONFIG_ESP32_DISABLE_BASIC_ROM_CONSOLE
  317. esp_efuse_disable_basic_rom_console();
  318. #endif
  319. rtc_gpio_force_hold_dis_all();
  320. esp_vfs_dev_uart_register();
  321. esp_reent_init(_GLOBAL_REENT);
  322. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  323. const char* default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_ESP_CONSOLE_UART_NUM);
  324. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  325. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  326. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  327. #else
  328. _GLOBAL_REENT->_stdin = (FILE*) &__sf_fake_stdin;
  329. _GLOBAL_REENT->_stdout = (FILE*) &__sf_fake_stdout;
  330. _GLOBAL_REENT->_stderr = (FILE*) &__sf_fake_stderr;
  331. #endif
  332. esp_timer_init();
  333. esp_set_time_from_rtc();
  334. #if CONFIG_ESP32_APPTRACE_ENABLE
  335. err = esp_apptrace_init();
  336. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  337. #endif
  338. #if CONFIG_SYSVIEW_ENABLE
  339. SEGGER_SYSVIEW_Conf();
  340. #endif
  341. #if CONFIG_ESP32_DEBUG_STUBS_ENABLE
  342. esp_dbg_stubs_init();
  343. #endif
  344. err = esp_pthread_init();
  345. assert(err == ESP_OK && "Failed to init pthread module!");
  346. do_global_ctors();
  347. #if CONFIG_ESP_INT_WDT
  348. esp_int_wdt_init();
  349. //Initialize the interrupt watch dog for CPU0.
  350. esp_int_wdt_cpu_init();
  351. #endif
  352. esp_cache_err_int_init();
  353. esp_crosscore_int_init();
  354. #ifndef CONFIG_FREERTOS_UNICORE
  355. esp_dport_access_int_init();
  356. #endif
  357. spi_flash_init();
  358. /* init default OS-aware flash access critical section */
  359. spi_flash_guard_set(&g_flash_guard_default_ops);
  360. esp_flash_app_init();
  361. esp_err_t flash_ret = esp_flash_init_default_chip();
  362. assert(flash_ret == ESP_OK);
  363. #ifdef CONFIG_PM_ENABLE
  364. esp_pm_impl_init();
  365. #ifdef CONFIG_PM_DFS_INIT_AUTO
  366. int xtal_freq = (int) rtc_clk_xtal_freq_get();
  367. esp_pm_config_esp32_t cfg = {
  368. .max_freq_mhz = CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ,
  369. .min_freq_mhz = xtal_freq,
  370. };
  371. esp_pm_configure(&cfg);
  372. #endif //CONFIG_PM_DFS_INIT_AUTO
  373. #endif //CONFIG_PM_ENABLE
  374. #if CONFIG_ESP32_ENABLE_COREDUMP
  375. esp_core_dump_init();
  376. size_t core_data_sz = 0;
  377. size_t core_data_addr = 0;
  378. if (esp_core_dump_image_get(&core_data_addr, &core_data_sz) == ESP_OK && core_data_sz > 0) {
  379. ESP_LOGI(TAG, "Found core dump %d bytes in flash @ 0x%x", core_data_sz, core_data_addr);
  380. }
  381. #endif
  382. #if CONFIG_ESP32_WIFI_SW_COEXIST_ENABLE
  383. esp_coex_adapter_register(&g_coex_adapter_funcs);
  384. #endif
  385. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  386. ESP_TASK_MAIN_STACK, NULL,
  387. ESP_TASK_MAIN_PRIO, NULL, 0);
  388. assert(res == pdTRUE);
  389. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  390. vTaskStartScheduler();
  391. abort(); /* Only get to here if not enough free heap to start scheduler */
  392. }
  393. #if !CONFIG_FREERTOS_UNICORE
  394. void start_cpu1_default(void)
  395. {
  396. // Wait for FreeRTOS initialization to finish on PRO CPU
  397. while (port_xSchedulerRunning[0] == 0) {
  398. ;
  399. }
  400. #if CONFIG_ESP32_TRAX_TWOBANKS
  401. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  402. #endif
  403. #if CONFIG_ESP32_APPTRACE_ENABLE
  404. esp_err_t err = esp_apptrace_init();
  405. assert(err == ESP_OK && "Failed to init apptrace module on APP CPU!");
  406. #endif
  407. #if CONFIG_ESP_INT_WDT
  408. //Initialize the interrupt watch dog for CPU1.
  409. esp_int_wdt_cpu_init();
  410. #endif
  411. //Take care putting stuff here: if asked, FreeRTOS will happily tell you the scheduler
  412. //has started, but it isn't active *on this CPU* yet.
  413. esp_cache_err_int_init();
  414. esp_crosscore_int_init();
  415. esp_dport_access_int_init();
  416. ESP_EARLY_LOGI(TAG, "Starting scheduler on APP CPU.");
  417. xPortStartScheduler();
  418. abort(); /* Only get to here if FreeRTOS somehow very broken */
  419. }
  420. #endif //!CONFIG_FREERTOS_UNICORE
  421. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  422. size_t __cxx_eh_arena_size_get()
  423. {
  424. return CONFIG_COMPILER_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  425. }
  426. #endif
  427. static void do_global_ctors(void)
  428. {
  429. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  430. static struct object ob;
  431. __register_frame_info( __eh_frame, &ob );
  432. #endif
  433. void (**p)(void);
  434. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  435. (*p)();
  436. }
  437. }
  438. static void main_task(void* args)
  439. {
  440. #if !CONFIG_FREERTOS_UNICORE
  441. // Wait for FreeRTOS initialization to finish on APP CPU, before replacing its startup stack
  442. while (port_xSchedulerRunning[1] == 0) {
  443. ;
  444. }
  445. #endif
  446. //Enable allocation in region where the startup stacks were located.
  447. heap_caps_enable_nonos_stack_heaps();
  448. // Now we have startup stack RAM available for heap, enable any DMA pool memory
  449. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  450. esp_err_t r = esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  451. if (r != ESP_OK) {
  452. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool (error 0x%x)", r);
  453. abort();
  454. }
  455. #endif
  456. //Initialize task wdt if configured to do so
  457. #ifdef CONFIG_ESP_TASK_WDT_PANIC
  458. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, true));
  459. #elif CONFIG_ESP_TASK_WDT
  460. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, false));
  461. #endif
  462. //Add IDLE 0 to task wdt
  463. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU0
  464. TaskHandle_t idle_0 = xTaskGetIdleTaskHandleForCPU(0);
  465. if(idle_0 != NULL){
  466. ESP_ERROR_CHECK(esp_task_wdt_add(idle_0));
  467. }
  468. #endif
  469. //Add IDLE 1 to task wdt
  470. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU1
  471. TaskHandle_t idle_1 = xTaskGetIdleTaskHandleForCPU(1);
  472. if(idle_1 != NULL){
  473. ESP_ERROR_CHECK(esp_task_wdt_add(idle_1));
  474. }
  475. #endif
  476. // Now that the application is about to start, disable boot watchdog
  477. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  478. rtc_wdt_disable();
  479. #endif
  480. #ifdef CONFIG_BOOTLOADER_EFUSE_SECURE_VERSION_EMULATE
  481. const esp_partition_t *efuse_partition = esp_partition_find_first(ESP_PARTITION_TYPE_DATA, ESP_PARTITION_SUBTYPE_DATA_EFUSE_EM, NULL);
  482. if (efuse_partition) {
  483. esp_efuse_init(efuse_partition->address, efuse_partition->size);
  484. }
  485. #endif
  486. app_main();
  487. vTaskDelete(NULL);
  488. }