cpu_start.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. // Copyright 2015-2017 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "rom/ets_sys.h"
  19. #include "rom/uart.h"
  20. #include "rom/rtc.h"
  21. #include "rom/cache.h"
  22. #include "soc/cpu.h"
  23. #include "soc/rtc.h"
  24. #include "soc/dport_reg.h"
  25. #include "soc/io_mux_reg.h"
  26. #include "soc/rtc_cntl_reg.h"
  27. #include "soc/timer_group_reg.h"
  28. #include "driver/rtc_io.h"
  29. #include "freertos/FreeRTOS.h"
  30. #include "freertos/task.h"
  31. #include "freertos/semphr.h"
  32. #include "freertos/queue.h"
  33. #include "freertos/portmacro.h"
  34. #include "tcpip_adapter.h"
  35. #include "esp_heap_caps_init.h"
  36. #include "sdkconfig.h"
  37. #include "esp_system.h"
  38. #include "esp_spi_flash.h"
  39. #include "nvs_flash.h"
  40. #include "esp_event.h"
  41. #include "esp_spi_flash.h"
  42. #include "esp_ipc.h"
  43. #include "esp_crosscore_int.h"
  44. #include "esp_dport_access.h"
  45. #include "esp_log.h"
  46. #include "esp_vfs_dev.h"
  47. #include "esp_newlib.h"
  48. #include "esp_brownout.h"
  49. #include "esp_int_wdt.h"
  50. #include "esp_task_wdt.h"
  51. #include "esp_phy_init.h"
  52. #include "esp_cache_err_int.h"
  53. #include "esp_coexist.h"
  54. #include "esp_panic.h"
  55. #include "esp_core_dump.h"
  56. #include "esp_app_trace.h"
  57. #include "esp_efuse.h"
  58. #include "esp_spiram.h"
  59. #include "esp_clk_internal.h"
  60. #include "esp_timer.h"
  61. #include "esp_pm.h"
  62. #include "pm_impl.h"
  63. #include "trax.h"
  64. #define STRINGIFY(s) STRINGIFY2(s)
  65. #define STRINGIFY2(s) #s
  66. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  67. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  68. #if !CONFIG_FREERTOS_UNICORE
  69. static void IRAM_ATTR call_start_cpu1() __attribute__((noreturn));
  70. void start_cpu1(void) __attribute__((weak, alias("start_cpu1_default"))) __attribute__((noreturn));
  71. void start_cpu1_default(void) IRAM_ATTR __attribute__((noreturn));
  72. static bool app_cpu_started = false;
  73. #endif //!CONFIG_FREERTOS_UNICORE
  74. static void do_global_ctors(void);
  75. static void main_task(void* args);
  76. extern void app_main(void);
  77. extern esp_err_t esp_pthread_init(void);
  78. extern int _bss_start;
  79. extern int _bss_end;
  80. extern int _rtc_bss_start;
  81. extern int _rtc_bss_end;
  82. extern int _init_start;
  83. extern void (*__init_array_start)(void);
  84. extern void (*__init_array_end)(void);
  85. extern volatile int port_xSchedulerRunning[2];
  86. static const char* TAG = "cpu_start";
  87. struct object { long placeholder[ 10 ]; };
  88. void __register_frame_info (const void *begin, struct object *ob);
  89. extern char __eh_frame[];
  90. /*
  91. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  92. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  93. */
  94. void IRAM_ATTR call_start_cpu0()
  95. {
  96. #if CONFIG_FREERTOS_UNICORE
  97. RESET_REASON rst_reas[1];
  98. #else
  99. RESET_REASON rst_reas[2];
  100. #endif
  101. cpu_configure_region_protection();
  102. //Move exception vectors to IRAM
  103. asm volatile (\
  104. "wsr %0, vecbase\n" \
  105. ::"r"(&_init_start));
  106. rst_reas[0] = rtc_get_reset_reason(0);
  107. #if !CONFIG_FREERTOS_UNICORE
  108. rst_reas[1] = rtc_get_reset_reason(1);
  109. #endif
  110. // from panic handler we can be reset by RWDT or TG0WDT
  111. if (rst_reas[0] == RTCWDT_SYS_RESET || rst_reas[0] == TG0WDT_SYS_RESET
  112. #if !CONFIG_FREERTOS_UNICORE
  113. || rst_reas[1] == RTCWDT_SYS_RESET || rst_reas[1] == TG0WDT_SYS_RESET
  114. #endif
  115. ) {
  116. esp_panic_wdt_stop();
  117. }
  118. // Temporary workaround for an ugly crash, until we allow > 192KB of static DRAM
  119. if ((intptr_t)&_bss_end > 0x3FFE0000) {
  120. // Can't use assert() or logging here because there's no .bss
  121. ets_printf("ERROR: Static .bss section extends past 0x3FFE0000. IDF cannot boot.\n");
  122. abort();
  123. }
  124. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  125. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  126. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  127. if (rst_reas[0] != DEEPSLEEP_RESET) {
  128. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  129. }
  130. #if CONFIG_SPIRAM_BOOT_INIT
  131. esp_spiram_init_cache();
  132. if (esp_spiram_init() != ESP_OK) {
  133. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  134. abort();
  135. }
  136. #endif
  137. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  138. #if !CONFIG_FREERTOS_UNICORE
  139. ESP_EARLY_LOGI(TAG, "Starting app cpu, entry point is %p", call_start_cpu1);
  140. //Flush and enable icache for APP CPU
  141. Cache_Flush(1);
  142. Cache_Read_Enable(1);
  143. esp_cpu_unstall(1);
  144. // Enable clock and reset APP CPU. Note that OpenOCD may have already
  145. // enabled clock and taken APP CPU out of reset. In this case don't reset
  146. // APP CPU again, as that will clear the breakpoints which may have already
  147. // been set.
  148. if (!DPORT_GET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN)) {
  149. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  150. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_C_REG, DPORT_APPCPU_RUNSTALL);
  151. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  152. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  153. }
  154. ets_set_appcpu_boot_addr((uint32_t)call_start_cpu1);
  155. while (!app_cpu_started) {
  156. ets_delay_us(100);
  157. }
  158. #else
  159. ESP_EARLY_LOGI(TAG, "Single core mode");
  160. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  161. #endif
  162. #if CONFIG_SPIRAM_MEMTEST
  163. bool ext_ram_ok=esp_spiram_test();
  164. if (!ext_ram_ok) {
  165. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  166. abort();
  167. }
  168. #endif
  169. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  170. If the heap allocator is initialized first, it will put free memory linked list items into
  171. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  172. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  173. works around this problem.
  174. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  175. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  176. fail initializing it properly. */
  177. heap_caps_init();
  178. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  179. start_cpu0();
  180. }
  181. #if !CONFIG_FREERTOS_UNICORE
  182. static void wdt_reset_cpu1_info_enable(void)
  183. {
  184. DPORT_REG_SET_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_PDEBUG_ENABLE | DPORT_APP_CPU_RECORD_ENABLE);
  185. DPORT_REG_CLR_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_RECORD_ENABLE);
  186. }
  187. void IRAM_ATTR call_start_cpu1()
  188. {
  189. asm volatile (\
  190. "wsr %0, vecbase\n" \
  191. ::"r"(&_init_start));
  192. ets_set_appcpu_boot_addr(0);
  193. cpu_configure_region_protection();
  194. #if CONFIG_CONSOLE_UART_NONE
  195. ets_install_putc1(NULL);
  196. ets_install_putc2(NULL);
  197. #else // CONFIG_CONSOLE_UART_NONE
  198. uartAttach();
  199. ets_install_uart_printf();
  200. uart_tx_switch(CONFIG_CONSOLE_UART_NUM);
  201. #endif
  202. wdt_reset_cpu1_info_enable();
  203. ESP_EARLY_LOGI(TAG, "App cpu up.");
  204. app_cpu_started = 1;
  205. start_cpu1();
  206. }
  207. #endif //!CONFIG_FREERTOS_UNICORE
  208. static void intr_matrix_clear(void)
  209. {
  210. //Clear all the interrupt matrix register
  211. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i <= ETS_CACHE_IA_INTR_SOURCE; i++) {
  212. intr_matrix_set(0, i, ETS_INVALID_INUM);
  213. #if !CONFIG_FREERTOS_UNICORE
  214. intr_matrix_set(1, i, ETS_INVALID_INUM);
  215. #endif
  216. }
  217. }
  218. void start_cpu0_default(void)
  219. {
  220. esp_err_t err;
  221. esp_setup_syscall_table();
  222. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  223. esp_err_t r=esp_spiram_add_to_heapalloc();
  224. if (r != ESP_OK) {
  225. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  226. abort();
  227. }
  228. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  229. r=esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  230. if (r != ESP_OK) {
  231. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool!");
  232. abort();
  233. }
  234. #endif
  235. #if CONFIG_SPIRAM_USE_MALLOC
  236. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  237. #endif
  238. #endif
  239. //Enable trace memory and immediately start trace.
  240. #if CONFIG_ESP32_TRAX
  241. #if CONFIG_ESP32_TRAX_TWOBANKS
  242. trax_enable(TRAX_ENA_PRO_APP);
  243. #else
  244. trax_enable(TRAX_ENA_PRO);
  245. #endif
  246. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  247. #endif
  248. esp_clk_init();
  249. esp_perip_clk_init();
  250. intr_matrix_clear();
  251. #ifndef CONFIG_CONSOLE_UART_NONE
  252. #ifdef CONFIG_PM_ENABLE
  253. const int uart_clk_freq = REF_CLK_FREQ;
  254. /* When DFS is enabled, use REFTICK as UART clock source */
  255. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  256. #else
  257. const int uart_clk_freq = APB_CLK_FREQ;
  258. #endif // CONFIG_PM_DFS_ENABLE
  259. uart_div_modify(CONFIG_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_CONSOLE_UART_BAUDRATE);
  260. #endif // CONFIG_CONSOLE_UART_NONE
  261. #if CONFIG_BROWNOUT_DET
  262. esp_brownout_init();
  263. #endif
  264. #if CONFIG_DISABLE_BASIC_ROM_CONSOLE
  265. esp_efuse_disable_basic_rom_console();
  266. #endif
  267. rtc_gpio_force_hold_dis_all();
  268. esp_vfs_dev_uart_register();
  269. esp_reent_init(_GLOBAL_REENT);
  270. #ifndef CONFIG_CONSOLE_UART_NONE
  271. const char* default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_CONSOLE_UART_NUM);
  272. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  273. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  274. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  275. #else
  276. _GLOBAL_REENT->_stdin = (FILE*) &__sf_fake_stdin;
  277. _GLOBAL_REENT->_stdout = (FILE*) &__sf_fake_stdout;
  278. _GLOBAL_REENT->_stderr = (FILE*) &__sf_fake_stderr;
  279. #endif
  280. esp_timer_init();
  281. esp_set_time_from_rtc();
  282. #if CONFIG_ESP32_APPTRACE_ENABLE
  283. err = esp_apptrace_init();
  284. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  285. #endif
  286. #if CONFIG_SYSVIEW_ENABLE
  287. SEGGER_SYSVIEW_Conf();
  288. #endif
  289. err = esp_pthread_init();
  290. assert(err == ESP_OK && "Failed to init pthread module!");
  291. do_global_ctors();
  292. #if CONFIG_INT_WDT
  293. esp_int_wdt_init();
  294. #endif
  295. #if CONFIG_TASK_WDT
  296. esp_task_wdt_init();
  297. #endif
  298. esp_cache_err_int_init();
  299. esp_crosscore_int_init();
  300. esp_ipc_init();
  301. #ifndef CONFIG_FREERTOS_UNICORE
  302. esp_dport_access_int_init();
  303. #endif
  304. spi_flash_init();
  305. /* init default OS-aware flash access critical section */
  306. spi_flash_guard_set(&g_flash_guard_default_ops);
  307. #ifdef CONFIG_PM_ENABLE
  308. esp_pm_impl_init();
  309. #ifdef CONFIG_PM_DFS_INIT_AUTO
  310. rtc_cpu_freq_t max_freq;
  311. rtc_clk_cpu_freq_from_mhz(CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ, &max_freq);
  312. esp_pm_config_esp32_t cfg = {
  313. .max_cpu_freq = max_freq,
  314. .min_cpu_freq = RTC_CPU_FREQ_XTAL
  315. };
  316. esp_pm_configure(&cfg);
  317. #endif //CONFIG_PM_DFS_INIT_AUTO
  318. #endif //CONFIG_PM_ENABLE
  319. #if CONFIG_ESP32_ENABLE_COREDUMP
  320. esp_core_dump_init();
  321. #endif
  322. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  323. ESP_TASK_MAIN_STACK, NULL,
  324. ESP_TASK_MAIN_PRIO, NULL, 0);
  325. assert(res == pdTRUE);
  326. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  327. vTaskStartScheduler();
  328. abort(); /* Only get to here if not enough free heap to start scheduler */
  329. }
  330. #if !CONFIG_FREERTOS_UNICORE
  331. void start_cpu1_default(void)
  332. {
  333. // Wait for FreeRTOS initialization to finish on PRO CPU
  334. while (port_xSchedulerRunning[0] == 0) {
  335. ;
  336. }
  337. #if CONFIG_ESP32_TRAX_TWOBANKS
  338. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  339. #endif
  340. #if CONFIG_ESP32_APPTRACE_ENABLE
  341. esp_err_t err = esp_apptrace_init();
  342. assert(err == ESP_OK && "Failed to init apptrace module on APP CPU!");
  343. #endif
  344. //Take care putting stuff here: if asked, FreeRTOS will happily tell you the scheduler
  345. //has started, but it isn't active *on this CPU* yet.
  346. esp_cache_err_int_init();
  347. esp_crosscore_int_init();
  348. esp_dport_access_int_init();
  349. ESP_EARLY_LOGI(TAG, "Starting scheduler on APP CPU.");
  350. xPortStartScheduler();
  351. abort(); /* Only get to here if FreeRTOS somehow very broken */
  352. }
  353. #endif //!CONFIG_FREERTOS_UNICORE
  354. static void do_global_ctors(void)
  355. {
  356. #ifdef CONFIG_CXX_EXCEPTIONS
  357. static struct object ob;
  358. __register_frame_info( __eh_frame, &ob );
  359. #endif
  360. void (**p)(void);
  361. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  362. (*p)();
  363. }
  364. }
  365. static void main_task(void* args)
  366. {
  367. // Now that the application is about to start, disable boot watchdogs
  368. REG_CLR_BIT(TIMG_WDTCONFIG0_REG(0), TIMG_WDT_FLASHBOOT_MOD_EN_S);
  369. REG_CLR_BIT(RTC_CNTL_WDTCONFIG0_REG, RTC_CNTL_WDT_FLASHBOOT_MOD_EN);
  370. #if !CONFIG_FREERTOS_UNICORE
  371. // Wait for FreeRTOS initialization to finish on APP CPU, before replacing its startup stack
  372. while (port_xSchedulerRunning[1] == 0) {
  373. ;
  374. }
  375. #endif
  376. //Enable allocation in region where the startup stacks were located.
  377. heap_caps_enable_nonos_stack_heaps();
  378. app_main();
  379. vTaskDelete(NULL);
  380. }