emac_dev.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <stdio.h>
  14. #include <string.h>
  15. #include "rom/ets_sys.h"
  16. #include "rom/gpio.h"
  17. #include "soc/dport_reg.h"
  18. #include "soc/io_mux_reg.h"
  19. #include "soc/rtc_cntl_reg.h"
  20. #include "soc/gpio_reg.h"
  21. #include "soc/gpio_sig_map.h"
  22. #include "soc/emac_reg_v2.h"
  23. #include "soc/emac_ex_reg.h"
  24. #include "esp_log.h"
  25. #include "driver/gpio.h"
  26. #include "sdkconfig.h"
  27. #include "emac_common.h"
  28. static const char *TAG = "emac";
  29. void emac_enable_flowctrl(void)
  30. {
  31. REG_SET_BIT(EMAC_GMACFLOWCONTROL_REG, EMAC_TRANSMIT_FLOW_CONTROL_ENABLE);
  32. REG_SET_BIT(EMAC_GMACFLOWCONTROL_REG, EMAC_RECEIVE_FLOW_CONTROL_ENABLE);
  33. REG_CLR_BIT(EMAC_GMACFLOWCONTROL_REG, EMAC_DISABLE_ZERO_QUANTA_PAUSE);
  34. REG_SET_FIELD(EMAC_GMACFLOWCONTROL_REG, EMAC_PAUSE_TIME, 0x1648);
  35. REG_SET_FIELD(EMAC_GMACFLOWCONTROL_REG, EMAC_PAUSE_LOW_THRESHOLD, 0x1);
  36. }
  37. void emac_disable_flowctrl(void)
  38. {
  39. REG_CLR_BIT(EMAC_GMACFLOWCONTROL_REG, EMAC_TRANSMIT_FLOW_CONTROL_ENABLE);
  40. REG_CLR_BIT(EMAC_GMACFLOWCONTROL_REG, EMAC_RECEIVE_FLOW_CONTROL_ENABLE);
  41. REG_CLR_BIT(EMAC_GMACFLOWCONTROL_REG, EMAC_DISABLE_ZERO_QUANTA_PAUSE);
  42. REG_SET_FIELD(EMAC_GMACFLOWCONTROL_REG, EMAC_PAUSE_TIME, 0);
  43. REG_SET_FIELD(EMAC_GMACFLOWCONTROL_REG, EMAC_PAUSE_LOW_THRESHOLD, 0);
  44. }
  45. void emac_enable_dma_tx(void)
  46. {
  47. REG_SET_BIT(EMAC_DMAOPERATION_MODE_REG, EMAC_START_STOP_TRANSMISSION_COMMAND);
  48. }
  49. void emac_enable_dma_rx(void)
  50. {
  51. REG_SET_BIT(EMAC_DMAOPERATION_MODE_REG, EMAC_START_STOP_RECEIVE);
  52. }
  53. void emac_disable_dma_tx(void)
  54. {
  55. REG_CLR_BIT(EMAC_DMAOPERATION_MODE_REG, EMAC_OPERATE_SECOND_FRAME);
  56. }
  57. void emac_disable_dma_rx(void)
  58. {
  59. REG_CLR_BIT(EMAC_DMAOPERATION_MODE_REG, EMAC_START_STOP_RECEIVE);
  60. }
  61. uint32_t emac_read_mac_version(void)
  62. {
  63. uint32_t data = 0;
  64. data = REG_READ(EMAC_GMACVERSION_REG);
  65. return data;
  66. }
  67. void emac_reset(void)
  68. {
  69. REG_SET_BIT(EMAC_DMABUSMODE_REG, EMAC_SW_RST);
  70. while (REG_GET_BIT(EMAC_DMABUSMODE_REG, EMAC_SW_RST) == 1) {
  71. //nothing to do ,if stop here,maybe emac have not clk input.
  72. ESP_LOGI(TAG, "emac resetting ....");
  73. }
  74. ESP_LOGI(TAG, "emac reset done");
  75. }
  76. void emac_enable_clk(bool enable)
  77. {
  78. if (enable == true) {
  79. DPORT_REG_SET_BIT(EMAC_CLK_EN_REG, EMAC_CLK_EN);
  80. } else {
  81. DPORT_REG_CLR_BIT(EMAC_CLK_EN_REG, EMAC_CLK_EN);
  82. }
  83. }
  84. void emac_set_clk_mii(void)
  85. {
  86. //select ex clock source
  87. REG_SET_BIT(EMAC_EX_CLK_CTRL_REG, EMAC_EX_EXT_OSC_EN);
  88. //ex clk enable
  89. REG_SET_BIT(EMAC_EX_OSCCLK_CONF_REG, EMAC_EX_OSC_CLK_SEL);
  90. //set mii mode rx/tx clk enable
  91. REG_SET_BIT(EMAC_EX_CLK_CTRL_REG, EMAC_EX_MII_CLK_RX_EN);
  92. REG_SET_BIT(EMAC_EX_CLK_CTRL_REG, EMAC_EX_MII_CLK_TX_EN);
  93. }
  94. void emac_dma_init(void)
  95. {
  96. REG_SET_BIT(EMAC_DMAOPERATION_MODE_REG, EMAC_FORWARD_UNDERSIZED_GOOD_FRAMES);
  97. REG_SET_BIT(EMAC_DMAOPERATION_MODE_REG, EMAC_OPERATE_SECOND_FRAME);
  98. REG_SET_FIELD(EMAC_DMABUSMODE_REG, EMAC_PROG_BURST_LEN, 4);
  99. REG_SET_BIT(EMAC_DMAOPERATION_MODE_REG, EMAC_DMAOPERATION_MODE_REG);
  100. }
  101. void emac_mac_enable_txrx(void)
  102. {
  103. REG_SET_BIT(EMAC_GMACCONFIG_REG, EMAC_GMACRX);
  104. REG_SET_BIT(EMAC_GMACCONFIG_REG, EMAC_GMACTX);
  105. }
  106. void emac_mac_init(void)
  107. {
  108. REG_SET_BIT(EMAC_GMACCONFIG_REG, EMAC_GMACDUPLEX);
  109. REG_SET_BIT(EMAC_GMACCONFIG_REG, EMAC_GMACMIIGMII);
  110. REG_CLR_BIT(EMAC_GMACCONFIG_REG, EMAC_GMACFESPEED);
  111. REG_SET_BIT(EMAC_GMACFRAMEFILTER_REG, EMAC_PROMISCUOUS_MODE);
  112. }
  113. void emac_set_clk_rmii(void)
  114. {
  115. //select ex clock source
  116. REG_SET_BIT(EMAC_EX_CLK_CTRL_REG, EMAC_EX_EXT_OSC_EN);
  117. //ex clk enable
  118. REG_SET_BIT(EMAC_EX_OSCCLK_CONF_REG, EMAC_EX_OSC_CLK_SEL);
  119. }