uart.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577
  1. // Copyright 2015-2019 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <string.h>
  14. #include "esp_types.h"
  15. #include "esp_attr.h"
  16. #include "esp_intr_alloc.h"
  17. #include "esp_log.h"
  18. #include "esp_err.h"
  19. #include "malloc.h"
  20. #include "freertos/FreeRTOS.h"
  21. #include "freertos/semphr.h"
  22. #include "freertos/xtensa_api.h"
  23. #include "freertos/ringbuf.h"
  24. #include "hal/uart_hal.h"
  25. #include "soc/uart_periph.h"
  26. #include "driver/uart.h"
  27. #include "driver/gpio.h"
  28. #include "driver/uart_select.h"
  29. #include "driver/periph_ctrl.h"
  30. #include "sdkconfig.h"
  31. #if CONFIG_IDF_TARGET_ESP32
  32. #include "esp32/clk.h"
  33. #elif CONFIG_IDF_TARGET_ESP32S2BETA
  34. #include "esp32s2beta/clk.h"
  35. #endif
  36. #ifdef CONFIG_UART_ISR_IN_IRAM
  37. #define UART_ISR_ATTR IRAM_ATTR
  38. #else
  39. #define UART_ISR_ATTR
  40. #endif
  41. #define XOFF (0x13)
  42. #define XON (0x11)
  43. static const char* UART_TAG = "uart";
  44. #define UART_CHECK(a, str, ret_val) \
  45. if (!(a)) { \
  46. ESP_LOGE(UART_TAG,"%s(%d): %s", __FUNCTION__, __LINE__, str); \
  47. return (ret_val); \
  48. }
  49. #define UART_EMPTY_THRESH_DEFAULT (10)
  50. #define UART_FULL_THRESH_DEFAULT (120)
  51. #define UART_TOUT_THRESH_DEFAULT (10)
  52. #define UART_CLKDIV_FRAG_BIT_WIDTH (3)
  53. #define UART_TX_IDLE_NUM_DEFAULT (0)
  54. #define UART_PATTERN_DET_QLEN_DEFAULT (10)
  55. #define UART_MIN_WAKEUP_THRESH (SOC_UART_MIN_WAKEUP_THRESH)
  56. #define UART_INTR_CONFIG_FLAG ((UART_INTR_RXFIFO_FULL) \
  57. | (UART_INTR_RXFIFO_TOUT) \
  58. | (UART_INTR_RXFIFO_OVF) \
  59. | (UART_INTR_BRK_DET) \
  60. | (UART_INTR_PARITY_ERR))
  61. #define UART_ENTER_CRITICAL_ISR(mux) portENTER_CRITICAL_ISR(mux)
  62. #define UART_EXIT_CRITICAL_ISR(mux) portEXIT_CRITICAL_ISR(mux)
  63. #define UART_ENTER_CRITICAL(mux) portENTER_CRITICAL(mux)
  64. #define UART_EXIT_CRITICAL(mux) portEXIT_CRITICAL(mux)
  65. // Check actual UART mode set
  66. #define UART_IS_MODE_SET(uart_number, mode) ((p_uart_obj[uart_number]->uart_mode == mode))
  67. #define UART_CONTEX_INIT_DEF(uart_num) {\
  68. .hal.dev = UART_LL_GET_HW(uart_num),\
  69. .spinlock = portMUX_INITIALIZER_UNLOCKED,\
  70. .hw_enabled = false,\
  71. }
  72. typedef struct {
  73. uart_event_type_t type; /*!< UART TX data type */
  74. struct {
  75. int brk_len;
  76. size_t size;
  77. uint8_t data[0];
  78. } tx_data;
  79. } uart_tx_data_t;
  80. typedef struct {
  81. int wr;
  82. int rd;
  83. int len;
  84. int* data;
  85. } uart_pat_rb_t;
  86. typedef struct {
  87. uart_port_t uart_num; /*!< UART port number*/
  88. int queue_size; /*!< UART event queue size*/
  89. QueueHandle_t xQueueUart; /*!< UART queue handler*/
  90. intr_handle_t intr_handle; /*!< UART interrupt handle*/
  91. uart_mode_t uart_mode; /*!< UART controller actual mode set by uart_set_mode() */
  92. bool coll_det_flg; /*!< UART collision detection flag */
  93. bool rx_always_timeout_flg; /*!< UART always detect rx timeout flag */
  94. //rx parameters
  95. int rx_buffered_len; /*!< UART cached data length */
  96. SemaphoreHandle_t rx_mux; /*!< UART RX data mutex*/
  97. int rx_buf_size; /*!< RX ring buffer size */
  98. RingbufHandle_t rx_ring_buf; /*!< RX ring buffer handler*/
  99. bool rx_buffer_full_flg; /*!< RX ring buffer full flag. */
  100. int rx_cur_remain; /*!< Data number that waiting to be read out in ring buffer item*/
  101. uint8_t* rx_ptr; /*!< pointer to the current data in ring buffer*/
  102. uint8_t* rx_head_ptr; /*!< pointer to the head of RX item*/
  103. uint8_t rx_data_buf[UART_FIFO_LEN]; /*!< Data buffer to stash FIFO data*/
  104. uint8_t rx_stash_len; /*!< stashed data length.(When using flow control, after reading out FIFO data, if we fail to push to buffer, we can just stash them.) */
  105. uart_pat_rb_t rx_pattern_pos;
  106. //tx parameters
  107. SemaphoreHandle_t tx_fifo_sem; /*!< UART TX FIFO semaphore*/
  108. SemaphoreHandle_t tx_mux; /*!< UART TX mutex*/
  109. SemaphoreHandle_t tx_done_sem; /*!< UART TX done semaphore*/
  110. SemaphoreHandle_t tx_brk_sem; /*!< UART TX send break done semaphore*/
  111. int tx_buf_size; /*!< TX ring buffer size */
  112. RingbufHandle_t tx_ring_buf; /*!< TX ring buffer handler*/
  113. bool tx_waiting_fifo; /*!< this flag indicates that some task is waiting for FIFO empty interrupt, used to send all data without any data buffer*/
  114. uint8_t* tx_ptr; /*!< TX data pointer to push to FIFO in TX buffer mode*/
  115. uart_tx_data_t* tx_head; /*!< TX data pointer to head of the current buffer in TX ring buffer*/
  116. uint32_t tx_len_tot; /*!< Total length of current item in ring buffer*/
  117. uint32_t tx_len_cur;
  118. uint8_t tx_brk_flg; /*!< Flag to indicate to send a break signal in the end of the item sending procedure */
  119. uint8_t tx_brk_len; /*!< TX break signal cycle length/number */
  120. uint8_t tx_waiting_brk; /*!< Flag to indicate that TX FIFO is ready to send break signal after FIFO is empty, do not push data into TX FIFO right now.*/
  121. uart_select_notif_callback_t uart_select_notif_callback; /*!< Notification about select() events */
  122. } uart_obj_t;
  123. typedef struct {
  124. uart_hal_context_t hal; /*!< UART hal context*/
  125. portMUX_TYPE spinlock;
  126. bool hw_enabled;
  127. } uart_context_t;
  128. static uart_obj_t *p_uart_obj[UART_NUM_MAX] = {0};
  129. static uart_context_t uart_context[UART_NUM_MAX] = {
  130. UART_CONTEX_INIT_DEF(UART_NUM_0),
  131. UART_CONTEX_INIT_DEF(UART_NUM_1),
  132. #if UART_NUM_MAX > 2
  133. UART_CONTEX_INIT_DEF(UART_NUM_2),
  134. #endif
  135. };
  136. static portMUX_TYPE uart_selectlock = portMUX_INITIALIZER_UNLOCKED;
  137. static void uart_module_enable(uart_port_t uart_num)
  138. {
  139. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  140. if (uart_context[uart_num].hw_enabled != true) {
  141. if (uart_num != CONFIG_ESP_CONSOLE_UART_NUM) {
  142. periph_module_reset(uart_periph_signal[uart_num].module);
  143. }
  144. periph_module_enable(uart_periph_signal[uart_num].module);
  145. uart_context[uart_num].hw_enabled = true;
  146. }
  147. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  148. }
  149. static void uart_module_disable(uart_port_t uart_num)
  150. {
  151. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  152. if (uart_context[uart_num].hw_enabled != false) {
  153. if (uart_num != CONFIG_ESP_CONSOLE_UART_NUM ) {
  154. periph_module_disable(uart_periph_signal[uart_num].module);
  155. }
  156. uart_context[uart_num].hw_enabled = false;
  157. }
  158. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  159. }
  160. esp_err_t uart_set_word_length(uart_port_t uart_num, uart_word_length_t data_bit)
  161. {
  162. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  163. UART_CHECK((data_bit < UART_DATA_BITS_MAX), "data bit error", ESP_FAIL);
  164. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  165. uart_hal_set_data_bit_num(&(uart_context[uart_num].hal), data_bit);
  166. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  167. return ESP_OK;
  168. }
  169. esp_err_t uart_get_word_length(uart_port_t uart_num, uart_word_length_t* data_bit)
  170. {
  171. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  172. uart_hal_get_data_bit_num(&(uart_context[uart_num].hal), data_bit);
  173. return ESP_OK;
  174. }
  175. esp_err_t uart_set_stop_bits(uart_port_t uart_num, uart_stop_bits_t stop_bit)
  176. {
  177. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  178. UART_CHECK((stop_bit < UART_STOP_BITS_MAX), "stop bit error", ESP_FAIL);
  179. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  180. uart_hal_set_stop_bits(&(uart_context[uart_num].hal), stop_bit);
  181. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  182. return ESP_OK;
  183. }
  184. esp_err_t uart_get_stop_bits(uart_port_t uart_num, uart_stop_bits_t* stop_bit)
  185. {
  186. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  187. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  188. uart_hal_get_stop_bits(&(uart_context[uart_num].hal), stop_bit);
  189. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  190. return ESP_OK;
  191. }
  192. esp_err_t uart_set_parity(uart_port_t uart_num, uart_parity_t parity_mode)
  193. {
  194. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  195. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  196. uart_hal_set_parity(&(uart_context[uart_num].hal), parity_mode);
  197. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  198. return ESP_OK;
  199. }
  200. esp_err_t uart_get_parity(uart_port_t uart_num, uart_parity_t* parity_mode)
  201. {
  202. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  203. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  204. uart_hal_get_parity(&(uart_context[uart_num].hal), parity_mode);
  205. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  206. return ESP_OK;
  207. }
  208. esp_err_t uart_set_baudrate(uart_port_t uart_num, uint32_t baud_rate)
  209. {
  210. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  211. uart_sclk_t source_clk = 0;
  212. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  213. uart_hal_get_sclk(&(uart_context[uart_num].hal), &source_clk);
  214. uart_hal_set_baudrate(&(uart_context[uart_num].hal), source_clk, baud_rate);
  215. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  216. return ESP_OK;
  217. }
  218. esp_err_t uart_get_baudrate(uart_port_t uart_num, uint32_t *baudrate)
  219. {
  220. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  221. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  222. uart_hal_get_baudrate(&(uart_context[uart_num].hal), baudrate);
  223. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  224. return ESP_OK;
  225. }
  226. esp_err_t uart_set_line_inverse(uart_port_t uart_num, uint32_t inverse_mask)
  227. {
  228. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  229. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  230. uart_hal_inverse_signal(&(uart_context[uart_num].hal), inverse_mask);
  231. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  232. return ESP_OK;
  233. }
  234. esp_err_t uart_set_sw_flow_ctrl(uart_port_t uart_num, bool enable, uint8_t rx_thresh_xon, uint8_t rx_thresh_xoff)
  235. {
  236. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  237. UART_CHECK((rx_thresh_xon < UART_FIFO_LEN), "rx flow xon thresh error", ESP_FAIL);
  238. UART_CHECK((rx_thresh_xoff < UART_FIFO_LEN), "rx flow xoff thresh error", ESP_FAIL);
  239. uart_sw_flowctrl_t sw_flow_ctl = {
  240. .xon_char = XON,
  241. .xoff_char = XOFF,
  242. .xon_thrd = rx_thresh_xon,
  243. .xoff_thrd = rx_thresh_xoff,
  244. };
  245. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  246. uart_hal_set_sw_flow_ctrl(&(uart_context[uart_num].hal), &sw_flow_ctl, enable);
  247. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  248. return ESP_OK;
  249. }
  250. esp_err_t uart_set_hw_flow_ctrl(uart_port_t uart_num, uart_hw_flowcontrol_t flow_ctrl, uint8_t rx_thresh)
  251. {
  252. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  253. UART_CHECK((rx_thresh < UART_FIFO_LEN), "rx flow thresh error", ESP_FAIL);
  254. UART_CHECK((flow_ctrl < UART_HW_FLOWCTRL_MAX), "hw_flowctrl mode error", ESP_FAIL);
  255. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  256. uart_hal_set_hw_flow_ctrl(&(uart_context[uart_num].hal), flow_ctrl, rx_thresh);
  257. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  258. return ESP_OK;
  259. }
  260. esp_err_t uart_get_hw_flow_ctrl(uart_port_t uart_num, uart_hw_flowcontrol_t* flow_ctrl)
  261. {
  262. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL)
  263. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  264. uart_hal_get_hw_flow_ctrl(&(uart_context[uart_num].hal), flow_ctrl);
  265. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  266. return ESP_OK;
  267. }
  268. esp_err_t UART_ISR_ATTR uart_clear_intr_status(uart_port_t uart_num, uint32_t clr_mask)
  269. {
  270. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  271. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), clr_mask);
  272. return ESP_OK;
  273. }
  274. esp_err_t uart_enable_intr_mask(uart_port_t uart_num, uint32_t enable_mask)
  275. {
  276. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  277. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  278. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), enable_mask);
  279. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), enable_mask);
  280. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  281. return ESP_OK;
  282. }
  283. esp_err_t uart_disable_intr_mask(uart_port_t uart_num, uint32_t disable_mask)
  284. {
  285. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  286. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  287. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), disable_mask);
  288. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  289. return ESP_OK;
  290. }
  291. static esp_err_t uart_pattern_link_free(uart_port_t uart_num)
  292. {
  293. if (p_uart_obj[uart_num]->rx_pattern_pos.data != NULL) {
  294. int* pdata = p_uart_obj[uart_num]->rx_pattern_pos.data;
  295. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  296. p_uart_obj[uart_num]->rx_pattern_pos.data = NULL;
  297. p_uart_obj[uart_num]->rx_pattern_pos.wr = 0;
  298. p_uart_obj[uart_num]->rx_pattern_pos.rd = 0;
  299. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  300. free(pdata);
  301. }
  302. return ESP_OK;
  303. }
  304. static esp_err_t UART_ISR_ATTR uart_pattern_enqueue(uart_port_t uart_num, int pos)
  305. {
  306. esp_err_t ret = ESP_OK;
  307. uart_pat_rb_t* p_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  308. int next = p_pos->wr + 1;
  309. if (next >= p_pos->len) {
  310. next = 0;
  311. }
  312. if (next == p_pos->rd) {
  313. ESP_EARLY_LOGW(UART_TAG, "Fail to enqueue pattern position, pattern queue is full.");
  314. ret = ESP_FAIL;
  315. } else {
  316. p_pos->data[p_pos->wr] = pos;
  317. p_pos->wr = next;
  318. ret = ESP_OK;
  319. }
  320. return ret;
  321. }
  322. static esp_err_t uart_pattern_dequeue(uart_port_t uart_num)
  323. {
  324. if(p_uart_obj[uart_num]->rx_pattern_pos.data == NULL) {
  325. return ESP_ERR_INVALID_STATE;
  326. } else {
  327. esp_err_t ret = ESP_OK;
  328. uart_pat_rb_t* p_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  329. if (p_pos->rd == p_pos->wr) {
  330. ret = ESP_FAIL;
  331. } else {
  332. p_pos->rd++;
  333. }
  334. if (p_pos->rd >= p_pos->len) {
  335. p_pos->rd = 0;
  336. }
  337. return ret;
  338. }
  339. }
  340. static esp_err_t uart_pattern_queue_update(uart_port_t uart_num, int diff_len)
  341. {
  342. uart_pat_rb_t* p_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  343. int rd = p_pos->rd;
  344. while(rd != p_pos->wr) {
  345. p_pos->data[rd] -= diff_len;
  346. int rd_rec = rd;
  347. rd ++;
  348. if (rd >= p_pos->len) {
  349. rd = 0;
  350. }
  351. if (p_pos->data[rd_rec] < 0) {
  352. p_pos->rd = rd;
  353. }
  354. }
  355. return ESP_OK;
  356. }
  357. int uart_pattern_pop_pos(uart_port_t uart_num)
  358. {
  359. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  360. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  361. uart_pat_rb_t* pat_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  362. int pos = -1;
  363. if (pat_pos != NULL && pat_pos->rd != pat_pos->wr) {
  364. pos = pat_pos->data[pat_pos->rd];
  365. uart_pattern_dequeue(uart_num);
  366. }
  367. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  368. return pos;
  369. }
  370. int uart_pattern_get_pos(uart_port_t uart_num)
  371. {
  372. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  373. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  374. uart_pat_rb_t* pat_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  375. int pos = -1;
  376. if (pat_pos != NULL && pat_pos->rd != pat_pos->wr) {
  377. pos = pat_pos->data[pat_pos->rd];
  378. }
  379. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  380. return pos;
  381. }
  382. esp_err_t uart_pattern_queue_reset(uart_port_t uart_num, int queue_length)
  383. {
  384. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  385. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_ERR_INVALID_STATE);
  386. int* pdata = (int*) malloc(queue_length * sizeof(int));
  387. if(pdata == NULL) {
  388. return ESP_ERR_NO_MEM;
  389. }
  390. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  391. int* ptmp = p_uart_obj[uart_num]->rx_pattern_pos.data;
  392. p_uart_obj[uart_num]->rx_pattern_pos.data = pdata;
  393. p_uart_obj[uart_num]->rx_pattern_pos.len = queue_length;
  394. p_uart_obj[uart_num]->rx_pattern_pos.rd = 0;
  395. p_uart_obj[uart_num]->rx_pattern_pos.wr = 0;
  396. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  397. free(ptmp);
  398. return ESP_OK;
  399. }
  400. #if CONFIG_IDF_TARGET_ESP32
  401. esp_err_t uart_enable_pattern_det_intr(uart_port_t uart_num, char pattern_chr, uint8_t chr_num, int chr_tout, int post_idle, int pre_idle)
  402. {
  403. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  404. UART_CHECK(chr_tout >= 0 && chr_tout <= UART_RX_GAP_TOUT_V, "uart pattern set error\n", ESP_FAIL);
  405. UART_CHECK(post_idle >= 0 && post_idle <= UART_POST_IDLE_NUM_V, "uart pattern set error\n", ESP_FAIL);
  406. UART_CHECK(pre_idle >= 0 && pre_idle <= UART_PRE_IDLE_NUM_V, "uart pattern set error\n", ESP_FAIL);
  407. uart_at_cmd_t at_cmd = {0};
  408. at_cmd.cmd_char = pattern_chr;
  409. at_cmd.char_num = chr_num;
  410. at_cmd.gap_tout = chr_tout;
  411. at_cmd.pre_idle = pre_idle;
  412. at_cmd.post_idle = post_idle;
  413. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_CMD_CHAR_DET);
  414. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  415. uart_hal_set_at_cmd_char(&(uart_context[uart_num].hal), &at_cmd);
  416. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_CMD_CHAR_DET);
  417. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  418. return ESP_OK;
  419. }
  420. #endif
  421. esp_err_t uart_enable_pattern_det_baud_intr(uart_port_t uart_num, char pattern_chr, uint8_t chr_num, int chr_tout, int post_idle, int pre_idle)
  422. {
  423. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  424. UART_CHECK(chr_tout >= 0 && chr_tout <= UART_RX_GAP_TOUT_V, "uart pattern set error\n", ESP_FAIL);
  425. UART_CHECK(post_idle >= 0 && post_idle <= UART_POST_IDLE_NUM_V, "uart pattern set error\n", ESP_FAIL);
  426. UART_CHECK(pre_idle >= 0 && pre_idle <= UART_PRE_IDLE_NUM_V, "uart pattern set error\n", ESP_FAIL);
  427. uart_at_cmd_t at_cmd = {0};
  428. at_cmd.cmd_char = pattern_chr;
  429. at_cmd.char_num = chr_num;
  430. #if CONFIG_IDF_TARGET_ESP32
  431. int apb_clk_freq = 0;
  432. uint32_t uart_baud = 0;
  433. uint32_t uart_div = 0;
  434. uart_get_baudrate(uart_num, &uart_baud);
  435. apb_clk_freq = esp_clk_apb_freq();
  436. uart_div = apb_clk_freq / uart_baud;
  437. at_cmd.gap_tout = chr_tout * uart_div;
  438. at_cmd.pre_idle = pre_idle * uart_div;
  439. at_cmd.post_idle = post_idle * uart_div;
  440. #elif CONFIG_IDF_TARGET_ESP32S2BETA
  441. at_cmd.gap_tout = chr_tout;
  442. at_cmd.pre_idle = pre_idle;
  443. at_cmd.post_idle = post_idle;
  444. #endif
  445. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_CMD_CHAR_DET);
  446. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  447. uart_hal_set_at_cmd_char(&(uart_context[uart_num].hal), &at_cmd);
  448. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_CMD_CHAR_DET);
  449. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  450. return ESP_OK;
  451. }
  452. esp_err_t uart_disable_pattern_det_intr(uart_port_t uart_num)
  453. {
  454. return uart_disable_intr_mask(uart_num, UART_INTR_CMD_CHAR_DET);
  455. }
  456. esp_err_t uart_enable_rx_intr(uart_port_t uart_num)
  457. {
  458. return uart_enable_intr_mask(uart_num, UART_INTR_RXFIFO_FULL|UART_INTR_RXFIFO_TOUT);
  459. }
  460. esp_err_t uart_disable_rx_intr(uart_port_t uart_num)
  461. {
  462. return uart_disable_intr_mask(uart_num, UART_INTR_RXFIFO_FULL|UART_INTR_RXFIFO_TOUT);
  463. }
  464. esp_err_t uart_disable_tx_intr(uart_port_t uart_num)
  465. {
  466. return uart_disable_intr_mask(uart_num, UART_INTR_TXFIFO_EMPTY);
  467. }
  468. esp_err_t uart_enable_tx_intr(uart_port_t uart_num, int enable, int thresh)
  469. {
  470. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  471. UART_CHECK((thresh < UART_FIFO_LEN), "empty intr threshold error", ESP_FAIL);
  472. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  473. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  474. uart_hal_set_txfifo_empty_thr(&(uart_context[uart_num].hal), thresh);
  475. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  476. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  477. return ESP_OK;
  478. }
  479. esp_err_t uart_isr_register(uart_port_t uart_num, void (*fn)(void*), void * arg, int intr_alloc_flags, uart_isr_handle_t *handle)
  480. {
  481. int ret;
  482. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  483. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  484. ret=esp_intr_alloc(uart_periph_signal[uart_num].irq, intr_alloc_flags, fn, arg, handle);
  485. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  486. return ret;
  487. }
  488. esp_err_t uart_isr_free(uart_port_t uart_num)
  489. {
  490. esp_err_t ret;
  491. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  492. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  493. UART_CHECK((p_uart_obj[uart_num]->intr_handle != NULL), "uart driver error", ESP_ERR_INVALID_ARG);
  494. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  495. ret=esp_intr_free(p_uart_obj[uart_num]->intr_handle);
  496. p_uart_obj[uart_num]->intr_handle=NULL;
  497. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  498. return ret;
  499. }
  500. //internal signal can be output to multiple GPIO pads
  501. //only one GPIO pad can connect with input signal
  502. esp_err_t uart_set_pin(uart_port_t uart_num, int tx_io_num, int rx_io_num, int rts_io_num, int cts_io_num)
  503. {
  504. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  505. UART_CHECK((tx_io_num < 0 || (GPIO_IS_VALID_OUTPUT_GPIO(tx_io_num))), "tx_io_num error", ESP_FAIL);
  506. UART_CHECK((rx_io_num < 0 || (GPIO_IS_VALID_GPIO(rx_io_num))), "rx_io_num error", ESP_FAIL);
  507. UART_CHECK((rts_io_num < 0 || (GPIO_IS_VALID_OUTPUT_GPIO(rts_io_num))), "rts_io_num error", ESP_FAIL);
  508. UART_CHECK((cts_io_num < 0 || (GPIO_IS_VALID_GPIO(cts_io_num))), "cts_io_num error", ESP_FAIL);
  509. if(tx_io_num >= 0) {
  510. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[tx_io_num], PIN_FUNC_GPIO);
  511. gpio_set_level(tx_io_num, 1);
  512. gpio_matrix_out(tx_io_num, uart_periph_signal[uart_num].tx_sig, 0, 0);
  513. }
  514. if(rx_io_num >= 0) {
  515. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[rx_io_num], PIN_FUNC_GPIO);
  516. gpio_set_pull_mode(rx_io_num, GPIO_PULLUP_ONLY);
  517. gpio_set_direction(rx_io_num, GPIO_MODE_INPUT);
  518. gpio_matrix_in(rx_io_num, uart_periph_signal[uart_num].rx_sig, 0);
  519. }
  520. if(rts_io_num >= 0) {
  521. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[rts_io_num], PIN_FUNC_GPIO);
  522. gpio_set_direction(rts_io_num, GPIO_MODE_OUTPUT);
  523. gpio_matrix_out(rts_io_num, uart_periph_signal[uart_num].rts_sig, 0, 0);
  524. }
  525. if(cts_io_num >= 0) {
  526. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[cts_io_num], PIN_FUNC_GPIO);
  527. gpio_set_pull_mode(cts_io_num, GPIO_PULLUP_ONLY);
  528. gpio_set_direction(cts_io_num, GPIO_MODE_INPUT);
  529. gpio_matrix_in(cts_io_num, uart_periph_signal[uart_num].cts_sig, 0);
  530. }
  531. return ESP_OK;
  532. }
  533. esp_err_t uart_set_rts(uart_port_t uart_num, int level)
  534. {
  535. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  536. UART_CHECK((!uart_hal_is_hw_rts_en(&(uart_context[uart_num].hal))), "disable hw flowctrl before using sw control", ESP_FAIL);
  537. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  538. uart_hal_set_rts(&(uart_context[uart_num].hal), level);
  539. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  540. return ESP_OK;
  541. }
  542. esp_err_t uart_set_dtr(uart_port_t uart_num, int level)
  543. {
  544. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  545. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  546. uart_hal_set_dtr(&(uart_context[uart_num].hal), level);
  547. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  548. return ESP_OK;
  549. }
  550. esp_err_t uart_set_tx_idle_num(uart_port_t uart_num, uint16_t idle_num)
  551. {
  552. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  553. UART_CHECK((idle_num <= UART_TX_IDLE_NUM_V), "uart idle num error", ESP_FAIL);
  554. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  555. uart_hal_set_tx_idle_num(&(uart_context[uart_num].hal), idle_num);
  556. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  557. return ESP_OK;
  558. }
  559. esp_err_t uart_param_config(uart_port_t uart_num, const uart_config_t *uart_config)
  560. {
  561. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  562. UART_CHECK((uart_config), "param null", ESP_FAIL);
  563. UART_CHECK((uart_config->rx_flow_ctrl_thresh < UART_FIFO_LEN), "rx flow thresh error", ESP_FAIL);
  564. UART_CHECK((uart_config->flow_ctrl < UART_HW_FLOWCTRL_MAX), "hw_flowctrl mode error", ESP_FAIL);
  565. UART_CHECK((uart_config->data_bits < UART_DATA_BITS_MAX), "data bit error", ESP_FAIL);
  566. uart_module_enable(uart_num);
  567. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  568. uart_hal_init(&(uart_context[uart_num].hal), uart_num);
  569. uart_hal_set_baudrate(&(uart_context[uart_num].hal), uart_config->source_clk, uart_config->baud_rate);
  570. uart_hal_set_parity(&(uart_context[uart_num].hal), uart_config->parity);
  571. uart_hal_set_data_bit_num(&(uart_context[uart_num].hal), uart_config->data_bits);
  572. uart_hal_set_stop_bits(&(uart_context[uart_num].hal), uart_config->stop_bits);
  573. uart_hal_set_tx_idle_num(&(uart_context[uart_num].hal), UART_TX_IDLE_NUM_DEFAULT);
  574. uart_hal_set_hw_flow_ctrl(&(uart_context[uart_num].hal), uart_config->flow_ctrl, uart_config->rx_flow_ctrl_thresh);
  575. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  576. uart_hal_rxfifo_rst(&(uart_context[uart_num].hal));
  577. return ESP_OK;
  578. }
  579. esp_err_t uart_intr_config(uart_port_t uart_num, const uart_intr_config_t *intr_conf)
  580. {
  581. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  582. UART_CHECK((intr_conf), "param null", ESP_FAIL);
  583. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_MASK);
  584. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  585. if(intr_conf->intr_enable_mask & UART_INTR_RXFIFO_TOUT) {
  586. uart_hal_set_rx_timeout(&(uart_context[uart_num].hal), intr_conf->rx_timeout_thresh);
  587. } else {
  588. //Disable rx_tout intr
  589. uart_hal_set_rx_timeout(&(uart_context[uart_num].hal), 0);
  590. }
  591. if(intr_conf->intr_enable_mask & UART_INTR_RXFIFO_FULL) {
  592. uart_hal_set_rxfifo_full_thr(&(uart_context[uart_num].hal), intr_conf->rxfifo_full_thresh);
  593. }
  594. if(intr_conf->intr_enable_mask & UART_INTR_TXFIFO_EMPTY) {
  595. uart_hal_set_txfifo_empty_thr(&(uart_context[uart_num].hal), intr_conf->txfifo_empty_intr_thresh);
  596. }
  597. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), intr_conf->intr_enable_mask);
  598. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  599. return ESP_OK;
  600. }
  601. static int UART_ISR_ATTR uart_find_pattern_from_last(uint8_t* buf, int length, uint8_t pat_chr, uint8_t pat_num)
  602. {
  603. int cnt = 0;
  604. int len = length;
  605. while (len >= 0) {
  606. if (buf[len] == pat_chr) {
  607. cnt++;
  608. } else {
  609. cnt = 0;
  610. }
  611. if (cnt >= pat_num) {
  612. break;
  613. }
  614. len --;
  615. }
  616. return len;
  617. }
  618. //internal isr handler for default driver code.
  619. static void UART_ISR_ATTR uart_rx_intr_handler_default(void *param)
  620. {
  621. uart_obj_t *p_uart = (uart_obj_t*) param;
  622. uint8_t uart_num = p_uart->uart_num;
  623. int rx_fifo_len = 0;
  624. uint32_t uart_intr_status = 0;
  625. uart_event_t uart_event;
  626. portBASE_TYPE HPTaskAwoken = 0;
  627. static uint8_t pat_flg = 0;
  628. while(1) {
  629. // The `continue statement` may cause the interrupt to loop infinitely
  630. // we exit the interrupt here
  631. uart_intr_status = uart_hal_get_intsts_mask(&(uart_context[uart_num].hal));
  632. //Exit form while loop
  633. if(uart_intr_status == 0){
  634. break;
  635. }
  636. uart_event.type = UART_EVENT_MAX;
  637. if(uart_intr_status & UART_INTR_TXFIFO_EMPTY) {
  638. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  639. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  640. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  641. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  642. if(p_uart->tx_waiting_brk) {
  643. continue;
  644. }
  645. //TX semaphore will only be used when tx_buf_size is zero.
  646. if(p_uart->tx_waiting_fifo == true && p_uart->tx_buf_size == 0) {
  647. p_uart->tx_waiting_fifo = false;
  648. xSemaphoreGiveFromISR(p_uart->tx_fifo_sem, &HPTaskAwoken);
  649. } else {
  650. //We don't use TX ring buffer, because the size is zero.
  651. if(p_uart->tx_buf_size == 0) {
  652. continue;
  653. }
  654. bool en_tx_flg = false;
  655. int tx_fifo_rem = uart_hal_get_txfifo_len(&(uart_context[uart_num].hal));
  656. //We need to put a loop here, in case all the buffer items are very short.
  657. //That would cause a watch_dog reset because empty interrupt happens so often.
  658. //Although this is a loop in ISR, this loop will execute at most 128 turns.
  659. while(tx_fifo_rem) {
  660. if(p_uart->tx_len_tot == 0 || p_uart->tx_ptr == NULL || p_uart->tx_len_cur == 0) {
  661. size_t size;
  662. p_uart->tx_head = (uart_tx_data_t*) xRingbufferReceiveFromISR(p_uart->tx_ring_buf, &size);
  663. if(p_uart->tx_head) {
  664. //The first item is the data description
  665. //Get the first item to get the data information
  666. if(p_uart->tx_len_tot == 0) {
  667. p_uart->tx_ptr = NULL;
  668. p_uart->tx_len_tot = p_uart->tx_head->tx_data.size;
  669. if(p_uart->tx_head->type == UART_DATA_BREAK) {
  670. p_uart->tx_brk_flg = 1;
  671. p_uart->tx_brk_len = p_uart->tx_head->tx_data.brk_len;
  672. }
  673. //We have saved the data description from the 1st item, return buffer.
  674. vRingbufferReturnItemFromISR(p_uart->tx_ring_buf, p_uart->tx_head, &HPTaskAwoken);
  675. } else if(p_uart->tx_ptr == NULL) {
  676. //Update the TX item pointer, we will need this to return item to buffer.
  677. p_uart->tx_ptr = (uint8_t*)p_uart->tx_head;
  678. en_tx_flg = true;
  679. p_uart->tx_len_cur = size;
  680. }
  681. } else {
  682. //Can not get data from ring buffer, return;
  683. break;
  684. }
  685. }
  686. if (p_uart->tx_len_tot > 0 && p_uart->tx_ptr && p_uart->tx_len_cur > 0) {
  687. //To fill the TX FIFO.
  688. uint32_t send_len = 0;
  689. // Set RS485 RTS pin before transmission if the half duplex mode is enabled
  690. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)) {
  691. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  692. uart_hal_set_rts(&(uart_context[uart_num].hal), 0);
  693. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  694. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  695. }
  696. uart_hal_write_txfifo(&(uart_context[uart_num].hal),
  697. (const uint8_t *)p_uart->tx_ptr,
  698. (p_uart->tx_len_cur > tx_fifo_rem) ? tx_fifo_rem : p_uart->tx_len_cur,
  699. &send_len);
  700. p_uart->tx_ptr += send_len;
  701. p_uart->tx_len_tot -= send_len;
  702. p_uart->tx_len_cur -= send_len;
  703. tx_fifo_rem -= send_len;
  704. if (p_uart->tx_len_cur == 0) {
  705. //Return item to ring buffer.
  706. vRingbufferReturnItemFromISR(p_uart->tx_ring_buf, p_uart->tx_head, &HPTaskAwoken);
  707. p_uart->tx_head = NULL;
  708. p_uart->tx_ptr = NULL;
  709. //Sending item done, now we need to send break if there is a record.
  710. //Set TX break signal after FIFO is empty
  711. if(p_uart->tx_len_tot == 0 && p_uart->tx_brk_flg == 1) {
  712. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_DONE);
  713. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  714. uart_hal_tx_break(&(uart_context[uart_num].hal), p_uart->tx_brk_len);
  715. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_DONE);
  716. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  717. p_uart->tx_waiting_brk = 1;
  718. //do not enable TX empty interrupt
  719. en_tx_flg = false;
  720. } else {
  721. //enable TX empty interrupt
  722. en_tx_flg = true;
  723. }
  724. } else {
  725. //enable TX empty interrupt
  726. en_tx_flg = true;
  727. }
  728. }
  729. }
  730. if (en_tx_flg) {
  731. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  732. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  733. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  734. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  735. }
  736. }
  737. }
  738. else if ((uart_intr_status & UART_INTR_RXFIFO_TOUT)
  739. || (uart_intr_status & UART_INTR_RXFIFO_FULL)
  740. || (uart_intr_status & UART_INTR_CMD_CHAR_DET)
  741. ) {
  742. if(pat_flg == 1) {
  743. uart_intr_status |= UART_INTR_CMD_CHAR_DET;
  744. pat_flg = 0;
  745. }
  746. if (p_uart->rx_buffer_full_flg == false) {
  747. rx_fifo_len = uart_hal_get_rxfifo_len(&(uart_context[uart_num].hal));
  748. if ((p_uart_obj[uart_num]->rx_always_timeout_flg) && !(uart_intr_status & UART_INTR_RXFIFO_TOUT)) {
  749. rx_fifo_len--; // leave one byte in the fifo in order to trigger uart_intr_rxfifo_tout
  750. }
  751. uart_hal_read_rxfifo(&(uart_context[uart_num].hal), p_uart->rx_data_buf, &rx_fifo_len);
  752. uint8_t pat_chr = 0;
  753. uint8_t pat_num = 0;
  754. int pat_idx = -1;
  755. uart_hal_get_at_cmd_char(&(uart_context[uart_num].hal), &pat_chr, &pat_num);
  756. //Get the buffer from the FIFO
  757. if (uart_intr_status & UART_INTR_CMD_CHAR_DET) {
  758. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_CMD_CHAR_DET);
  759. uart_event.type = UART_PATTERN_DET;
  760. uart_event.size = rx_fifo_len;
  761. pat_idx = uart_find_pattern_from_last(p_uart->rx_data_buf, rx_fifo_len - 1, pat_chr, pat_num);
  762. } else {
  763. //After Copying the Data From FIFO ,Clear intr_status
  764. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_RXFIFO_TOUT | UART_INTR_RXFIFO_FULL);
  765. uart_event.type = UART_DATA;
  766. uart_event.size = rx_fifo_len;
  767. uart_event.timeout_flag = (uart_intr_status & UART_INTR_RXFIFO_TOUT) ? true : false;
  768. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  769. if (p_uart->uart_select_notif_callback) {
  770. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_READ_NOTIF, &HPTaskAwoken);
  771. }
  772. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  773. }
  774. p_uart->rx_stash_len = rx_fifo_len;
  775. //If we fail to push data to ring buffer, we will have to stash the data, and send next time.
  776. //Mainly for applications that uses flow control or small ring buffer.
  777. if(pdFALSE == xRingbufferSendFromISR(p_uart->rx_ring_buf, p_uart->rx_data_buf, p_uart->rx_stash_len, &HPTaskAwoken)) {
  778. p_uart->rx_buffer_full_flg = true;
  779. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  780. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_RXFIFO_TOUT | UART_INTR_RXFIFO_FULL);
  781. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  782. if (uart_event.type == UART_PATTERN_DET) {
  783. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  784. if (rx_fifo_len < pat_num) {
  785. //some of the characters are read out in last interrupt
  786. uart_pattern_enqueue(uart_num, p_uart->rx_buffered_len - (pat_num - rx_fifo_len));
  787. } else {
  788. uart_pattern_enqueue(uart_num,
  789. pat_idx <= -1 ?
  790. //can not find the pattern in buffer,
  791. p_uart->rx_buffered_len + p_uart->rx_stash_len :
  792. // find the pattern in buffer
  793. p_uart->rx_buffered_len + pat_idx);
  794. }
  795. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  796. if ((p_uart->xQueueUart != NULL) && (pdFALSE == xQueueSendFromISR(p_uart->xQueueUart, (void * )&uart_event, &HPTaskAwoken))) {
  797. ESP_EARLY_LOGV(UART_TAG, "UART event queue full");
  798. }
  799. }
  800. uart_event.type = UART_BUFFER_FULL;
  801. } else {
  802. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  803. if (uart_intr_status & UART_INTR_CMD_CHAR_DET) {
  804. if (rx_fifo_len < pat_num) {
  805. //some of the characters are read out in last interrupt
  806. uart_pattern_enqueue(uart_num, p_uart->rx_buffered_len - (pat_num - rx_fifo_len));
  807. } else if(pat_idx >= 0) {
  808. // find the pattern in stash buffer.
  809. uart_pattern_enqueue(uart_num, p_uart->rx_buffered_len + pat_idx);
  810. }
  811. }
  812. p_uart->rx_buffered_len += p_uart->rx_stash_len;
  813. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  814. }
  815. } else {
  816. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  817. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_RXFIFO_FULL | UART_INTR_RXFIFO_TOUT);
  818. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  819. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_RXFIFO_FULL | UART_INTR_RXFIFO_TOUT);
  820. if(uart_intr_status & UART_INTR_CMD_CHAR_DET) {
  821. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_CMD_CHAR_DET);
  822. uart_event.type = UART_PATTERN_DET;
  823. uart_event.size = rx_fifo_len;
  824. pat_flg = 1;
  825. }
  826. }
  827. } else if(uart_intr_status & UART_INTR_RXFIFO_OVF) {
  828. // When fifo overflows, we reset the fifo.
  829. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  830. uart_hal_rxfifo_rst(&(uart_context[uart_num].hal));
  831. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  832. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  833. if (p_uart->uart_select_notif_callback) {
  834. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_ERROR_NOTIF, &HPTaskAwoken);
  835. }
  836. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  837. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_RXFIFO_OVF);
  838. uart_event.type = UART_FIFO_OVF;
  839. } else if(uart_intr_status & UART_INTR_BRK_DET) {
  840. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_BRK_DET);
  841. uart_event.type = UART_BREAK;
  842. } else if(uart_intr_status & UART_INTR_FRAM_ERR) {
  843. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  844. if (p_uart->uart_select_notif_callback) {
  845. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_ERROR_NOTIF, &HPTaskAwoken);
  846. }
  847. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  848. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_FRAM_ERR);
  849. uart_event.type = UART_FRAME_ERR;
  850. } else if(uart_intr_status & UART_INTR_PARITY_ERR) {
  851. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  852. if (p_uart->uart_select_notif_callback) {
  853. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_ERROR_NOTIF, &HPTaskAwoken);
  854. }
  855. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  856. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_PARITY_ERR);
  857. uart_event.type = UART_PARITY_ERR;
  858. } else if(uart_intr_status & UART_INTR_TX_BRK_DONE) {
  859. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  860. uart_hal_tx_break(&(uart_context[uart_num].hal), 0);
  861. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_DONE);
  862. if(p_uart->tx_brk_flg == 1) {
  863. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  864. }
  865. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  866. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_DONE);
  867. if(p_uart->tx_brk_flg == 1) {
  868. p_uart->tx_brk_flg = 0;
  869. p_uart->tx_waiting_brk = 0;
  870. } else {
  871. xSemaphoreGiveFromISR(p_uart->tx_brk_sem, &HPTaskAwoken);
  872. }
  873. } else if(uart_intr_status & UART_INTR_TX_BRK_IDLE) {
  874. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  875. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_IDLE);
  876. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  877. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_IDLE);
  878. } else if(uart_intr_status & UART_INTR_CMD_CHAR_DET) {
  879. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_CMD_CHAR_DET);
  880. uart_event.type = UART_PATTERN_DET;
  881. } else if ((uart_intr_status & UART_INTR_RS485_PARITY_ERR)
  882. || (uart_intr_status & UART_INTR_RS485_FRM_ERR)
  883. || (uart_intr_status & UART_INTR_RS485_CLASH)) {
  884. // RS485 collision or frame error interrupt triggered
  885. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  886. uart_hal_rxfifo_rst(&(uart_context[uart_num].hal));
  887. // Set collision detection flag
  888. p_uart_obj[uart_num]->coll_det_flg = true;
  889. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  890. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_RS485_CLASH | UART_INTR_RS485_FRM_ERR | UART_INTR_RS485_PARITY_ERR);
  891. uart_event.type = UART_EVENT_MAX;
  892. } else if(uart_intr_status & UART_INTR_TX_DONE) {
  893. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX) && uart_hal_is_tx_idle(&(uart_context[uart_num].hal)) != true) {
  894. // The TX_DONE interrupt is triggered but transmit is active
  895. // then postpone interrupt processing for next interrupt
  896. uart_event.type = UART_EVENT_MAX;
  897. } else {
  898. // Workaround for RS485: If the RS485 half duplex mode is active
  899. // and transmitter is in idle state then reset received buffer and reset RTS pin
  900. // skip this behavior for other UART modes
  901. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  902. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  903. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)) {
  904. uart_hal_rxfifo_rst(&(uart_context[uart_num].hal));
  905. uart_hal_set_rts(&(uart_context[uart_num].hal), 1);
  906. }
  907. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  908. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  909. xSemaphoreGiveFromISR(p_uart_obj[uart_num]->tx_done_sem, &HPTaskAwoken);
  910. }
  911. } else {
  912. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), uart_intr_status); /*simply clear all other intr status*/
  913. uart_event.type = UART_EVENT_MAX;
  914. }
  915. if(uart_event.type != UART_EVENT_MAX && p_uart->xQueueUart) {
  916. if (pdFALSE == xQueueSendFromISR(p_uart->xQueueUart, (void * )&uart_event, &HPTaskAwoken)) {
  917. ESP_EARLY_LOGV(UART_TAG, "UART event queue full");
  918. }
  919. }
  920. }
  921. if(HPTaskAwoken == pdTRUE) {
  922. portYIELD_FROM_ISR();
  923. }
  924. }
  925. /**************************************************************/
  926. esp_err_t uart_wait_tx_done(uart_port_t uart_num, TickType_t ticks_to_wait)
  927. {
  928. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  929. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  930. BaseType_t res;
  931. portTickType ticks_start = xTaskGetTickCount();
  932. //Take tx_mux
  933. res = xSemaphoreTake(p_uart_obj[uart_num]->tx_mux, (portTickType)ticks_to_wait);
  934. if(res == pdFALSE) {
  935. return ESP_ERR_TIMEOUT;
  936. }
  937. xSemaphoreTake(p_uart_obj[uart_num]->tx_done_sem, 0);
  938. if(uart_hal_is_tx_idle(&(uart_context[uart_num].hal))) {
  939. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  940. return ESP_OK;
  941. }
  942. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  943. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  944. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  945. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  946. TickType_t ticks_end = xTaskGetTickCount();
  947. if (ticks_end - ticks_start > ticks_to_wait) {
  948. ticks_to_wait = 0;
  949. } else {
  950. ticks_to_wait = ticks_to_wait - (ticks_end - ticks_start);
  951. }
  952. //take 2nd tx_done_sem, wait given from ISR
  953. res = xSemaphoreTake(p_uart_obj[uart_num]->tx_done_sem, (portTickType)ticks_to_wait);
  954. if(res == pdFALSE) {
  955. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  956. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  957. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  958. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  959. return ESP_ERR_TIMEOUT;
  960. }
  961. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  962. return ESP_OK;
  963. }
  964. int uart_tx_chars(uart_port_t uart_num, const char* buffer, uint32_t len)
  965. {
  966. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", (-1));
  967. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  968. UART_CHECK(buffer, "buffer null", (-1));
  969. if(len == 0) {
  970. return 0;
  971. }
  972. int tx_len = 0;
  973. xSemaphoreTake(p_uart_obj[uart_num]->tx_mux, (portTickType)portMAX_DELAY);
  974. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)) {
  975. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  976. uart_hal_set_rts(&(uart_context[uart_num].hal), 0);
  977. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  978. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  979. }
  980. uart_hal_write_txfifo(&(uart_context[uart_num].hal), (const uint8_t*) buffer, len, (uint32_t *)&tx_len);
  981. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  982. return tx_len;
  983. }
  984. static int uart_tx_all(uart_port_t uart_num, const char* src, size_t size, bool brk_en, int brk_len)
  985. {
  986. if(size == 0) {
  987. return 0;
  988. }
  989. size_t original_size = size;
  990. //lock for uart_tx
  991. xSemaphoreTake(p_uart_obj[uart_num]->tx_mux, (portTickType)portMAX_DELAY);
  992. p_uart_obj[uart_num]->coll_det_flg = false;
  993. if(p_uart_obj[uart_num]->tx_buf_size > 0) {
  994. int max_size = xRingbufferGetMaxItemSize(p_uart_obj[uart_num]->tx_ring_buf);
  995. int offset = 0;
  996. uart_tx_data_t evt;
  997. evt.tx_data.size = size;
  998. evt.tx_data.brk_len = brk_len;
  999. if(brk_en) {
  1000. evt.type = UART_DATA_BREAK;
  1001. } else {
  1002. evt.type = UART_DATA;
  1003. }
  1004. xRingbufferSend(p_uart_obj[uart_num]->tx_ring_buf, (void*) &evt, sizeof(uart_tx_data_t), portMAX_DELAY);
  1005. while(size > 0) {
  1006. int send_size = size > max_size / 2 ? max_size / 2 : size;
  1007. xRingbufferSend(p_uart_obj[uart_num]->tx_ring_buf, (void*) (src + offset), send_size, portMAX_DELAY);
  1008. size -= send_size;
  1009. offset += send_size;
  1010. uart_enable_tx_intr(uart_num, 1, UART_EMPTY_THRESH_DEFAULT);
  1011. }
  1012. } else {
  1013. while(size) {
  1014. //semaphore for tx_fifo available
  1015. if(pdTRUE == xSemaphoreTake(p_uart_obj[uart_num]->tx_fifo_sem, (portTickType)portMAX_DELAY)) {
  1016. uint32_t sent = 0;
  1017. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)) {
  1018. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1019. uart_hal_set_rts(&(uart_context[uart_num].hal), 0);
  1020. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  1021. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1022. }
  1023. uart_hal_write_txfifo(&(uart_context[uart_num].hal), (const uint8_t*)src, size, &sent);
  1024. if(sent < size) {
  1025. p_uart_obj[uart_num]->tx_waiting_fifo = true;
  1026. uart_enable_tx_intr(uart_num, 1, UART_EMPTY_THRESH_DEFAULT);
  1027. }
  1028. size -= sent;
  1029. src += sent;
  1030. }
  1031. }
  1032. if(brk_en) {
  1033. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_DONE);
  1034. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1035. uart_hal_tx_break(&(uart_context[uart_num].hal), brk_len);
  1036. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_DONE);
  1037. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1038. xSemaphoreTake(p_uart_obj[uart_num]->tx_brk_sem, (portTickType)portMAX_DELAY);
  1039. }
  1040. xSemaphoreGive(p_uart_obj[uart_num]->tx_fifo_sem);
  1041. }
  1042. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1043. return original_size;
  1044. }
  1045. int uart_write_bytes(uart_port_t uart_num, const char* src, size_t size)
  1046. {
  1047. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", (-1));
  1048. UART_CHECK((p_uart_obj[uart_num] != NULL), "uart driver error", (-1));
  1049. UART_CHECK(src, "buffer null", (-1));
  1050. return uart_tx_all(uart_num, src, size, 0, 0);
  1051. }
  1052. int uart_write_bytes_with_break(uart_port_t uart_num, const char* src, size_t size, int brk_len)
  1053. {
  1054. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", (-1));
  1055. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  1056. UART_CHECK((size > 0), "uart size error", (-1));
  1057. UART_CHECK((src), "uart data null", (-1));
  1058. UART_CHECK((brk_len > 0 && brk_len < 256), "break_num error", (-1));
  1059. return uart_tx_all(uart_num, src, size, 1, brk_len);
  1060. }
  1061. static bool uart_check_buf_full(uart_port_t uart_num)
  1062. {
  1063. if(p_uart_obj[uart_num]->rx_buffer_full_flg) {
  1064. BaseType_t res = xRingbufferSend(p_uart_obj[uart_num]->rx_ring_buf, p_uart_obj[uart_num]->rx_data_buf, p_uart_obj[uart_num]->rx_stash_len, 1);
  1065. if(res == pdTRUE) {
  1066. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1067. p_uart_obj[uart_num]->rx_buffered_len += p_uart_obj[uart_num]->rx_stash_len;
  1068. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1069. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1070. uart_enable_rx_intr(p_uart_obj[uart_num]->uart_num);
  1071. return true;
  1072. }
  1073. }
  1074. return false;
  1075. }
  1076. int uart_read_bytes(uart_port_t uart_num, uint8_t* buf, uint32_t length, TickType_t ticks_to_wait)
  1077. {
  1078. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", (-1));
  1079. UART_CHECK((buf), "uart data null", (-1));
  1080. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  1081. uint8_t* data = NULL;
  1082. size_t size;
  1083. size_t copy_len = 0;
  1084. int len_tmp;
  1085. if(xSemaphoreTake(p_uart_obj[uart_num]->rx_mux,(portTickType)ticks_to_wait) != pdTRUE) {
  1086. return -1;
  1087. }
  1088. while(length) {
  1089. if(p_uart_obj[uart_num]->rx_cur_remain == 0) {
  1090. data = (uint8_t*) xRingbufferReceive(p_uart_obj[uart_num]->rx_ring_buf, &size, (portTickType) ticks_to_wait);
  1091. if(data) {
  1092. p_uart_obj[uart_num]->rx_head_ptr = data;
  1093. p_uart_obj[uart_num]->rx_ptr = data;
  1094. p_uart_obj[uart_num]->rx_cur_remain = size;
  1095. } else {
  1096. //When using dual cores, `rx_buffer_full_flg` may read and write on different cores at same time,
  1097. //which may lose synchronization. So we also need to call `uart_check_buf_full` once when ringbuffer is empty
  1098. //to solve the possible asynchronous issues.
  1099. if(uart_check_buf_full(uart_num)) {
  1100. //This condition will never be true if `uart_read_bytes`
  1101. //and `uart_rx_intr_handler_default` are scheduled on the same core.
  1102. continue;
  1103. } else {
  1104. xSemaphoreGive(p_uart_obj[uart_num]->rx_mux);
  1105. return copy_len;
  1106. }
  1107. }
  1108. }
  1109. if(p_uart_obj[uart_num]->rx_cur_remain > length) {
  1110. len_tmp = length;
  1111. } else {
  1112. len_tmp = p_uart_obj[uart_num]->rx_cur_remain;
  1113. }
  1114. memcpy(buf + copy_len, p_uart_obj[uart_num]->rx_ptr, len_tmp);
  1115. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1116. p_uart_obj[uart_num]->rx_buffered_len -= len_tmp;
  1117. uart_pattern_queue_update(uart_num, len_tmp);
  1118. p_uart_obj[uart_num]->rx_ptr += len_tmp;
  1119. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1120. p_uart_obj[uart_num]->rx_cur_remain -= len_tmp;
  1121. copy_len += len_tmp;
  1122. length -= len_tmp;
  1123. if(p_uart_obj[uart_num]->rx_cur_remain == 0) {
  1124. vRingbufferReturnItem(p_uart_obj[uart_num]->rx_ring_buf, p_uart_obj[uart_num]->rx_head_ptr);
  1125. p_uart_obj[uart_num]->rx_head_ptr = NULL;
  1126. p_uart_obj[uart_num]->rx_ptr = NULL;
  1127. uart_check_buf_full(uart_num);
  1128. }
  1129. }
  1130. xSemaphoreGive(p_uart_obj[uart_num]->rx_mux);
  1131. return copy_len;
  1132. }
  1133. esp_err_t uart_get_buffered_data_len(uart_port_t uart_num, size_t* size)
  1134. {
  1135. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  1136. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  1137. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1138. *size = p_uart_obj[uart_num]->rx_buffered_len;
  1139. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1140. return ESP_OK;
  1141. }
  1142. esp_err_t uart_flush(uart_port_t uart_num) __attribute__((alias("uart_flush_input")));
  1143. esp_err_t uart_flush_input(uart_port_t uart_num)
  1144. {
  1145. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  1146. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  1147. uart_obj_t* p_uart = p_uart_obj[uart_num];
  1148. uint8_t* data;
  1149. size_t size;
  1150. //rx sem protect the ring buffer read related functions
  1151. xSemaphoreTake(p_uart->rx_mux, (portTickType)portMAX_DELAY);
  1152. uart_disable_rx_intr(p_uart_obj[uart_num]->uart_num);
  1153. while(true) {
  1154. if(p_uart->rx_head_ptr) {
  1155. vRingbufferReturnItem(p_uart->rx_ring_buf, p_uart->rx_head_ptr);
  1156. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1157. p_uart_obj[uart_num]->rx_buffered_len -= p_uart->rx_cur_remain;
  1158. uart_pattern_queue_update(uart_num, p_uart->rx_cur_remain);
  1159. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1160. p_uart->rx_ptr = NULL;
  1161. p_uart->rx_cur_remain = 0;
  1162. p_uart->rx_head_ptr = NULL;
  1163. }
  1164. data = (uint8_t*) xRingbufferReceive(p_uart->rx_ring_buf, &size, (portTickType) 0);
  1165. if(data == NULL) {
  1166. bool error = false;
  1167. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1168. if( p_uart_obj[uart_num]->rx_buffered_len != 0 ) {
  1169. p_uart_obj[uart_num]->rx_buffered_len = 0;
  1170. error = true;
  1171. }
  1172. //We also need to clear the `rx_buffer_full_flg` here.
  1173. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1174. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1175. if (error) {
  1176. // this must be called outside the critical section
  1177. ESP_LOGE(UART_TAG, "rx_buffered_len error");
  1178. }
  1179. break;
  1180. }
  1181. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1182. p_uart_obj[uart_num]->rx_buffered_len -= size;
  1183. uart_pattern_queue_update(uart_num, size);
  1184. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1185. vRingbufferReturnItem(p_uart->rx_ring_buf, data);
  1186. if(p_uart_obj[uart_num]->rx_buffer_full_flg) {
  1187. BaseType_t res = xRingbufferSend(p_uart_obj[uart_num]->rx_ring_buf, p_uart_obj[uart_num]->rx_data_buf, p_uart_obj[uart_num]->rx_stash_len, 1);
  1188. if(res == pdTRUE) {
  1189. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1190. p_uart_obj[uart_num]->rx_buffered_len += p_uart_obj[uart_num]->rx_stash_len;
  1191. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1192. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1193. }
  1194. }
  1195. }
  1196. p_uart->rx_ptr = NULL;
  1197. p_uart->rx_cur_remain = 0;
  1198. p_uart->rx_head_ptr = NULL;
  1199. uart_hal_rxfifo_rst(&(uart_context[uart_num].hal));
  1200. uart_enable_rx_intr(p_uart_obj[uart_num]->uart_num);
  1201. xSemaphoreGive(p_uart->rx_mux);
  1202. return ESP_OK;
  1203. }
  1204. esp_err_t uart_driver_install(uart_port_t uart_num, int rx_buffer_size, int tx_buffer_size, int queue_size, QueueHandle_t *uart_queue, int intr_alloc_flags)
  1205. {
  1206. esp_err_t r;
  1207. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  1208. UART_CHECK((rx_buffer_size > UART_FIFO_LEN), "uart rx buffer length error(>128)", ESP_FAIL);
  1209. UART_CHECK((tx_buffer_size > UART_FIFO_LEN) || (tx_buffer_size == 0), "uart tx buffer length error(>128 or 0)", ESP_FAIL);
  1210. #if CONFIG_UART_ISR_IN_IRAM
  1211. if ((intr_alloc_flags & ESP_INTR_FLAG_IRAM) == 0) {
  1212. ESP_LOGI(UART_TAG, "ESP_INTR_FLAG_IRAM flag not set while CONFIG_UART_ISR_IN_IRAM is enabled, flag updated");
  1213. intr_alloc_flags |= ESP_INTR_FLAG_IRAM;
  1214. }
  1215. #else
  1216. if ((intr_alloc_flags & ESP_INTR_FLAG_IRAM) != 0) {
  1217. ESP_LOGW(UART_TAG, "ESP_INTR_FLAG_IRAM flag is set while CONFIG_UART_ISR_IN_IRAM is not enabled, flag updated");
  1218. intr_alloc_flags &= ~ESP_INTR_FLAG_IRAM;
  1219. }
  1220. #endif
  1221. if(p_uart_obj[uart_num] == NULL) {
  1222. p_uart_obj[uart_num] = (uart_obj_t*) heap_caps_calloc(1, sizeof(uart_obj_t), MALLOC_CAP_INTERNAL|MALLOC_CAP_8BIT);
  1223. if(p_uart_obj[uart_num] == NULL) {
  1224. ESP_LOGE(UART_TAG, "UART driver malloc error");
  1225. return ESP_FAIL;
  1226. }
  1227. p_uart_obj[uart_num]->uart_num = uart_num;
  1228. p_uart_obj[uart_num]->uart_mode = UART_MODE_UART;
  1229. p_uart_obj[uart_num]->coll_det_flg = false;
  1230. p_uart_obj[uart_num]->rx_always_timeout_flg = false;
  1231. p_uart_obj[uart_num]->tx_fifo_sem = xSemaphoreCreateBinary();
  1232. xSemaphoreGive(p_uart_obj[uart_num]->tx_fifo_sem);
  1233. p_uart_obj[uart_num]->tx_done_sem = xSemaphoreCreateBinary();
  1234. p_uart_obj[uart_num]->tx_brk_sem = xSemaphoreCreateBinary();
  1235. p_uart_obj[uart_num]->tx_mux = xSemaphoreCreateMutex();
  1236. p_uart_obj[uart_num]->rx_mux = xSemaphoreCreateMutex();
  1237. p_uart_obj[uart_num]->queue_size = queue_size;
  1238. p_uart_obj[uart_num]->tx_ptr = NULL;
  1239. p_uart_obj[uart_num]->tx_head = NULL;
  1240. p_uart_obj[uart_num]->tx_len_tot = 0;
  1241. p_uart_obj[uart_num]->tx_brk_flg = 0;
  1242. p_uart_obj[uart_num]->tx_brk_len = 0;
  1243. p_uart_obj[uart_num]->tx_waiting_brk = 0;
  1244. p_uart_obj[uart_num]->rx_buffered_len = 0;
  1245. uart_pattern_queue_reset(uart_num, UART_PATTERN_DET_QLEN_DEFAULT);
  1246. if(uart_queue) {
  1247. p_uart_obj[uart_num]->xQueueUart = xQueueCreate(queue_size, sizeof(uart_event_t));
  1248. *uart_queue = p_uart_obj[uart_num]->xQueueUart;
  1249. ESP_LOGI(UART_TAG, "queue free spaces: %d", uxQueueSpacesAvailable(p_uart_obj[uart_num]->xQueueUart));
  1250. } else {
  1251. p_uart_obj[uart_num]->xQueueUart = NULL;
  1252. }
  1253. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1254. p_uart_obj[uart_num]->tx_waiting_fifo = false;
  1255. p_uart_obj[uart_num]->rx_ptr = NULL;
  1256. p_uart_obj[uart_num]->rx_cur_remain = 0;
  1257. p_uart_obj[uart_num]->rx_head_ptr = NULL;
  1258. p_uart_obj[uart_num]->rx_ring_buf = xRingbufferCreate(rx_buffer_size, RINGBUF_TYPE_BYTEBUF);
  1259. if(tx_buffer_size > 0) {
  1260. p_uart_obj[uart_num]->tx_ring_buf = xRingbufferCreate(tx_buffer_size, RINGBUF_TYPE_NOSPLIT);
  1261. p_uart_obj[uart_num]->tx_buf_size = tx_buffer_size;
  1262. } else {
  1263. p_uart_obj[uart_num]->tx_ring_buf = NULL;
  1264. p_uart_obj[uart_num]->tx_buf_size = 0;
  1265. }
  1266. p_uart_obj[uart_num]->uart_select_notif_callback = NULL;
  1267. } else {
  1268. ESP_LOGE(UART_TAG, "UART driver already installed");
  1269. return ESP_FAIL;
  1270. }
  1271. uart_intr_config_t uart_intr = {
  1272. .intr_enable_mask = UART_INTR_CONFIG_FLAG,
  1273. .rxfifo_full_thresh = UART_FULL_THRESH_DEFAULT,
  1274. .rx_timeout_thresh = UART_TOUT_THRESH_DEFAULT,
  1275. .txfifo_empty_intr_thresh = UART_EMPTY_THRESH_DEFAULT
  1276. };
  1277. uart_module_enable(uart_num);
  1278. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_MASK);
  1279. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_MASK);
  1280. r=uart_isr_register(uart_num, uart_rx_intr_handler_default, p_uart_obj[uart_num], intr_alloc_flags, &p_uart_obj[uart_num]->intr_handle);
  1281. if (r!=ESP_OK) goto err;
  1282. r=uart_intr_config(uart_num, &uart_intr);
  1283. if (r!=ESP_OK) goto err;
  1284. return r;
  1285. err:
  1286. uart_driver_delete(uart_num);
  1287. return r;
  1288. }
  1289. //Make sure no other tasks are still using UART before you call this function
  1290. esp_err_t uart_driver_delete(uart_port_t uart_num)
  1291. {
  1292. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  1293. if(p_uart_obj[uart_num] == NULL) {
  1294. ESP_LOGI(UART_TAG, "ALREADY NULL");
  1295. return ESP_OK;
  1296. }
  1297. esp_intr_free(p_uart_obj[uart_num]->intr_handle);
  1298. uart_disable_rx_intr(uart_num);
  1299. uart_disable_tx_intr(uart_num);
  1300. uart_pattern_link_free(uart_num);
  1301. if(p_uart_obj[uart_num]->tx_fifo_sem) {
  1302. vSemaphoreDelete(p_uart_obj[uart_num]->tx_fifo_sem);
  1303. p_uart_obj[uart_num]->tx_fifo_sem = NULL;
  1304. }
  1305. if(p_uart_obj[uart_num]->tx_done_sem) {
  1306. vSemaphoreDelete(p_uart_obj[uart_num]->tx_done_sem);
  1307. p_uart_obj[uart_num]->tx_done_sem = NULL;
  1308. }
  1309. if(p_uart_obj[uart_num]->tx_brk_sem) {
  1310. vSemaphoreDelete(p_uart_obj[uart_num]->tx_brk_sem);
  1311. p_uart_obj[uart_num]->tx_brk_sem = NULL;
  1312. }
  1313. if(p_uart_obj[uart_num]->tx_mux) {
  1314. vSemaphoreDelete(p_uart_obj[uart_num]->tx_mux);
  1315. p_uart_obj[uart_num]->tx_mux = NULL;
  1316. }
  1317. if(p_uart_obj[uart_num]->rx_mux) {
  1318. vSemaphoreDelete(p_uart_obj[uart_num]->rx_mux);
  1319. p_uart_obj[uart_num]->rx_mux = NULL;
  1320. }
  1321. if(p_uart_obj[uart_num]->xQueueUart) {
  1322. vQueueDelete(p_uart_obj[uart_num]->xQueueUart);
  1323. p_uart_obj[uart_num]->xQueueUart = NULL;
  1324. }
  1325. if(p_uart_obj[uart_num]->rx_ring_buf) {
  1326. vRingbufferDelete(p_uart_obj[uart_num]->rx_ring_buf);
  1327. p_uart_obj[uart_num]->rx_ring_buf = NULL;
  1328. }
  1329. if(p_uart_obj[uart_num]->tx_ring_buf) {
  1330. vRingbufferDelete(p_uart_obj[uart_num]->tx_ring_buf);
  1331. p_uart_obj[uart_num]->tx_ring_buf = NULL;
  1332. }
  1333. heap_caps_free(p_uart_obj[uart_num]);
  1334. p_uart_obj[uart_num] = NULL;
  1335. uart_module_disable(uart_num);
  1336. return ESP_OK;
  1337. }
  1338. bool uart_is_driver_installed(uart_port_t uart_num)
  1339. {
  1340. return uart_num < UART_NUM_MAX && (p_uart_obj[uart_num] != NULL);
  1341. }
  1342. void uart_set_select_notif_callback(uart_port_t uart_num, uart_select_notif_callback_t uart_select_notif_callback)
  1343. {
  1344. if (uart_num < UART_NUM_MAX && p_uart_obj[uart_num]) {
  1345. p_uart_obj[uart_num]->uart_select_notif_callback = (uart_select_notif_callback_t) uart_select_notif_callback;
  1346. }
  1347. }
  1348. portMUX_TYPE *uart_get_selectlock(void)
  1349. {
  1350. return &uart_selectlock;
  1351. }
  1352. // Set UART mode
  1353. esp_err_t uart_set_mode(uart_port_t uart_num, uart_mode_t mode)
  1354. {
  1355. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1356. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_ERR_INVALID_STATE);
  1357. if ((mode == UART_MODE_RS485_COLLISION_DETECT) || (mode == UART_MODE_RS485_APP_CTRL)
  1358. || (mode == UART_MODE_RS485_HALF_DUPLEX)) {
  1359. UART_CHECK((!uart_hal_is_hw_rts_en(&(uart_context[uart_num].hal))),
  1360. "disable hw flowctrl before using RS485 mode", ESP_ERR_INVALID_ARG);
  1361. }
  1362. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1363. uart_hal_set_mode(&(uart_context[uart_num].hal), mode);
  1364. if(mode == UART_MODE_RS485_COLLISION_DETECT) {
  1365. // This mode allows read while transmitting that allows collision detection
  1366. p_uart_obj[uart_num]->coll_det_flg = false;
  1367. // Enable collision detection interrupts
  1368. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_RXFIFO_TOUT
  1369. | UART_INTR_RXFIFO_FULL
  1370. | UART_INTR_RS485_CLASH
  1371. | UART_INTR_RS485_FRM_ERR
  1372. | UART_INTR_RS485_PARITY_ERR);
  1373. }
  1374. p_uart_obj[uart_num]->uart_mode = mode;
  1375. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1376. return ESP_OK;
  1377. }
  1378. esp_err_t uart_set_rx_full_threshold(uart_port_t uart_num, int threshold)
  1379. {
  1380. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1381. UART_CHECK((threshold < UART_RXFIFO_FULL_THRHD_V) && (threshold > 0),
  1382. "rx fifo full threshold value error", ESP_ERR_INVALID_ARG);
  1383. if (p_uart_obj[uart_num] == NULL) {
  1384. ESP_LOGE(UART_TAG, "call uart_driver_install API first");
  1385. return ESP_ERR_INVALID_STATE;
  1386. }
  1387. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1388. if (uart_hal_get_intr_ena_status(&(uart_context[uart_num].hal)) & UART_INTR_RXFIFO_FULL) {
  1389. uart_hal_set_rxfifo_full_thr(&(uart_context[uart_num].hal), threshold);
  1390. }
  1391. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1392. return ESP_OK;
  1393. }
  1394. esp_err_t uart_set_tx_empty_threshold(uart_port_t uart_num, int threshold)
  1395. {
  1396. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1397. UART_CHECK((threshold < UART_TXFIFO_EMPTY_THRHD_V) && (threshold > 0),
  1398. "tx fifo empty threshold value error", ESP_ERR_INVALID_ARG);
  1399. if (p_uart_obj[uart_num] == NULL) {
  1400. ESP_LOGE(UART_TAG, "call uart_driver_install API first");
  1401. return ESP_ERR_INVALID_STATE;
  1402. }
  1403. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1404. if (uart_hal_get_intr_ena_status(&(uart_context[uart_num].hal)) & UART_INTR_TXFIFO_EMPTY) {
  1405. uart_hal_set_txfifo_empty_thr(&(uart_context[uart_num].hal), threshold);
  1406. }
  1407. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1408. return ESP_OK;
  1409. }
  1410. esp_err_t uart_set_rx_timeout(uart_port_t uart_num, const uint8_t tout_thresh)
  1411. {
  1412. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1413. // get maximum timeout threshold
  1414. uint16_t tout_max_thresh = uart_hal_get_max_rx_timeout_thrd(&(uart_context[uart_num].hal));
  1415. if (tout_thresh > tout_max_thresh) {
  1416. ESP_LOGE(UART_TAG, "tout_thresh = %d > maximum value = %d", tout_thresh, tout_max_thresh);
  1417. return ESP_ERR_INVALID_ARG;
  1418. }
  1419. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1420. uart_hal_set_rx_timeout(&(uart_context[uart_num].hal), tout_thresh);
  1421. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1422. return ESP_OK;
  1423. }
  1424. esp_err_t uart_get_collision_flag(uart_port_t uart_num, bool* collision_flag)
  1425. {
  1426. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1427. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  1428. UART_CHECK((collision_flag != NULL), "wrong parameter pointer", ESP_ERR_INVALID_ARG);
  1429. UART_CHECK((UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)
  1430. || UART_IS_MODE_SET(uart_num, UART_MODE_RS485_COLLISION_DETECT)),
  1431. "wrong mode", ESP_ERR_INVALID_ARG);
  1432. *collision_flag = p_uart_obj[uart_num]->coll_det_flg;
  1433. return ESP_OK;
  1434. }
  1435. esp_err_t uart_set_wakeup_threshold(uart_port_t uart_num, int wakeup_threshold)
  1436. {
  1437. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1438. UART_CHECK((wakeup_threshold <= UART_ACTIVE_THRESHOLD_V &&
  1439. wakeup_threshold > UART_MIN_WAKEUP_THRESH),
  1440. "wakeup_threshold out of bounds", ESP_ERR_INVALID_ARG);
  1441. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1442. uart_hal_set_wakeup_thrd(&(uart_context[uart_num].hal), wakeup_threshold);
  1443. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1444. return ESP_OK;
  1445. }
  1446. esp_err_t uart_get_wakeup_threshold(uart_port_t uart_num, int* out_wakeup_threshold)
  1447. {
  1448. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1449. UART_CHECK((out_wakeup_threshold != NULL), "argument is NULL", ESP_ERR_INVALID_ARG);
  1450. uart_hal_get_wakeup_thrd(&(uart_context[uart_num].hal), (uint32_t *)out_wakeup_threshold);
  1451. return ESP_OK;
  1452. }
  1453. esp_err_t uart_wait_tx_idle_polling(uart_port_t uart_num)
  1454. {
  1455. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1456. while(!uart_hal_is_tx_idle(&(uart_context[uart_num].hal)));
  1457. return ESP_OK;
  1458. }
  1459. esp_err_t uart_set_loop_back(uart_port_t uart_num, bool loop_back_en)
  1460. {
  1461. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1462. uart_hal_set_loop_back(&(uart_context[uart_num].hal), loop_back_en);
  1463. return ESP_OK;
  1464. }
  1465. void uart_set_always_rx_timeout(uart_port_t uart_num, bool always_rx_timeout)
  1466. {
  1467. uint16_t rx_tout = uart_hal_get_rx_tout_thr(&(uart_context[uart_num].hal));
  1468. if (rx_tout) {
  1469. p_uart_obj[uart_num]->rx_always_timeout_flg = always_rx_timeout;
  1470. } else {
  1471. p_uart_obj[uart_num]->rx_always_timeout_flg = false;
  1472. }
  1473. }