flash_ops.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2022 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdlib.h>
  7. #include <assert.h>
  8. #include <string.h>
  9. #include <stdio.h>
  10. #include <sys/param.h> // For MIN/MAX(a, b)
  11. #include <freertos/FreeRTOS.h>
  12. #include <freertos/task.h>
  13. #include <freertos/semphr.h>
  14. #include <soc/soc.h>
  15. #include <soc/soc_memory_layout.h>
  16. #include "soc/io_mux_reg.h"
  17. #include "sdkconfig.h"
  18. #include "esp_attr.h"
  19. #include "esp_cpu.h"
  20. #include "spi_flash_mmap.h"
  21. #include "esp_log.h"
  22. #include "esp_private/system_internal.h"
  23. #include "esp_private/spi_flash_os.h"
  24. #include "esp_private/esp_clk.h"
  25. #include "esp_private/esp_gpio_reserve.h"
  26. #if CONFIG_IDF_TARGET_ESP32
  27. #include "esp32/rom/cache.h"
  28. #include "esp32/rom/spi_flash.h"
  29. #elif CONFIG_IDF_TARGET_ESP32S2
  30. #include "esp32s2/rom/cache.h"
  31. #elif CONFIG_IDF_TARGET_ESP32S3
  32. #include "soc/spi_mem_reg.h"
  33. #include "esp32s3/rom/opi_flash.h"
  34. #include "esp32s3/rom/cache.h"
  35. #include "esp32s3/opi_flash_private.h"
  36. #elif CONFIG_IDF_TARGET_ESP32C3
  37. #include "esp32c3/rom/cache.h"
  38. #elif CONFIG_IDF_TARGET_ESP32H4
  39. #include "esp32h4/rom/cache.h"
  40. #elif CONFIG_IDF_TARGET_ESP32C2
  41. #include "esp32c2/rom/cache.h"
  42. #elif CONFIG_IDF_TARGET_ESP32C6
  43. #include "esp32c6/rom/cache.h"
  44. #endif
  45. #include "esp_rom_spiflash.h"
  46. #include "esp_flash_partitions.h"
  47. #include "esp_private/mspi_timing_tuning.h"
  48. #include "esp_private/cache_utils.h"
  49. #include "esp_flash.h"
  50. #include "esp_attr.h"
  51. #include "bootloader_flash.h"
  52. #include "bootloader_flash_config.h"
  53. #include "esp_compiler.h"
  54. #include "esp_rom_efuse.h"
  55. #if CONFIG_SPIRAM
  56. #include "esp_private/esp_psram_io.h"
  57. #endif
  58. #if SOC_MEMSPI_CLOCK_IS_INDEPENDENT
  59. #include "hal/cache_hal.h"
  60. #endif
  61. /* bytes erased by SPIEraseBlock() ROM function */
  62. #define BLOCK_ERASE_SIZE 65536
  63. /* Limit number of bytes written/read in a single SPI operation,
  64. as these operations disable all higher priority tasks from running.
  65. */
  66. #ifdef CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  67. #define MAX_WRITE_CHUNK CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  68. #else
  69. #define MAX_WRITE_CHUNK 8192
  70. #endif // CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  71. #define MAX_READ_CHUNK 16384
  72. static const char *TAG __attribute__((unused)) = "spi_flash";
  73. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  74. static spi_flash_counters_t s_flash_stats;
  75. #define COUNTER_START() uint32_t ts_begin = esp_cpu_get_cycle_count()
  76. #define COUNTER_STOP(counter) \
  77. do{ \
  78. s_flash_stats.counter.count++; \
  79. s_flash_stats.counter.time += (esp_cpu_get_cycle_count() - ts_begin) / (esp_clk_cpu_freq() / 1000000); \
  80. } while(0)
  81. #define COUNTER_ADD_BYTES(counter, size) \
  82. do { \
  83. s_flash_stats.counter.bytes += size; \
  84. } while (0)
  85. #else
  86. #define COUNTER_START()
  87. #define COUNTER_STOP(counter)
  88. #define COUNTER_ADD_BYTES(counter, size)
  89. #endif //CONFIG_SPI_FLASH_ENABLE_COUNTERS
  90. const DRAM_ATTR spi_flash_guard_funcs_t g_flash_guard_default_ops = {
  91. .start = spi_flash_disable_interrupts_caches_and_other_cpu,
  92. .end = spi_flash_enable_interrupts_caches_and_other_cpu,
  93. };
  94. const DRAM_ATTR spi_flash_guard_funcs_t g_flash_guard_no_os_ops = {
  95. .start = spi_flash_disable_interrupts_caches_and_other_cpu_no_os,
  96. .end = spi_flash_enable_interrupts_caches_no_os,
  97. };
  98. static const spi_flash_guard_funcs_t *s_flash_guard_ops;
  99. void IRAM_ATTR spi_flash_guard_set(const spi_flash_guard_funcs_t *funcs)
  100. {
  101. s_flash_guard_ops = funcs;
  102. }
  103. const spi_flash_guard_funcs_t *IRAM_ATTR spi_flash_guard_get(void)
  104. {
  105. return s_flash_guard_ops;
  106. }
  107. #ifdef CONFIG_SPI_FLASH_DANGEROUS_WRITE_ABORTS
  108. #define UNSAFE_WRITE_ADDRESS abort()
  109. #else
  110. #define UNSAFE_WRITE_ADDRESS return false
  111. #endif
  112. static __attribute__((unused)) bool is_safe_write_address(size_t addr, size_t size)
  113. {
  114. if (!esp_partition_main_flash_region_safe(addr, size)) {
  115. UNSAFE_WRITE_ADDRESS;
  116. }
  117. return true;
  118. }
  119. #if CONFIG_SPI_FLASH_ROM_IMPL
  120. #include "esp_heap_caps.h"
  121. void IRAM_ATTR *spi_flash_malloc_internal(size_t size)
  122. {
  123. return heap_caps_malloc(size, MALLOC_CAP_8BIT|MALLOC_CAP_INTERNAL);
  124. }
  125. void IRAM_ATTR spi_flash_rom_impl_init(void)
  126. {
  127. spi_flash_guard_set(&g_flash_guard_default_ops);
  128. /* These two functions are in ROM only */
  129. extern void spi_flash_mmap_os_func_set(void *(*func1)(size_t size), void (*func2)(void *p));
  130. spi_flash_mmap_os_func_set(spi_flash_malloc_internal, heap_caps_free);
  131. extern esp_err_t spi_flash_mmap_page_num_init(uint32_t page_num);
  132. spi_flash_mmap_page_num_init(128);
  133. }
  134. #endif
  135. void IRAM_ATTR esp_mspi_pin_init(void)
  136. {
  137. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  138. bool octal_mspi_required = bootloader_flash_is_octal_mode_enabled();
  139. #if CONFIG_SPIRAM_MODE_OCT
  140. octal_mspi_required |= true;
  141. #endif
  142. if (octal_mspi_required) {
  143. esp_rom_opiflash_pin_config();
  144. mspi_timing_set_pin_drive_strength();
  145. }
  146. //Set F4R4 board pin drive strength. TODO: IDF-3663
  147. #endif
  148. /* Reserve the GPIO pins */
  149. uint64_t reserve_pin_mask = 0;
  150. for (esp_mspi_io_t i = 0; i < ESP_MSPI_IO_MAX; i++) {
  151. reserve_pin_mask |= BIT64(esp_mspi_get_io(i));
  152. }
  153. esp_gpio_reserve_pins(reserve_pin_mask);
  154. }
  155. esp_err_t IRAM_ATTR spi_flash_init_chip_state(void)
  156. {
  157. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  158. if (bootloader_flash_is_octal_mode_enabled()) {
  159. return esp_opiflash_init(rom_spiflash_legacy_data->chip.device_id);
  160. } else
  161. #endif
  162. {
  163. #if CONFIG_IDF_TARGET_ESP32S3
  164. // Currently, only esp32s3 allows high performance mode.
  165. return spi_flash_enable_high_performance_mode();
  166. #else
  167. return ESP_OK;
  168. #endif // CONFIG_IDF_TARGET_ESP32S3
  169. }
  170. }
  171. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  172. static inline void dump_counter(spi_flash_counter_t *counter, const char *name)
  173. {
  174. ESP_LOGI(TAG, "%s count=%8d time=%8dus bytes=%8d\n", name,
  175. counter->count, counter->time, counter->bytes);
  176. }
  177. const spi_flash_counters_t *spi_flash_get_counters(void)
  178. {
  179. return &s_flash_stats;
  180. }
  181. void spi_flash_reset_counters(void)
  182. {
  183. memset(&s_flash_stats, 0, sizeof(s_flash_stats));
  184. }
  185. void spi_flash_dump_counters(void)
  186. {
  187. dump_counter(&s_flash_stats.read, "read ");
  188. dump_counter(&s_flash_stats.write, "write");
  189. dump_counter(&s_flash_stats.erase, "erase");
  190. }
  191. #endif //CONFIG_SPI_FLASH_ENABLE_COUNTERS
  192. void IRAM_ATTR spi_flash_set_rom_required_regs(void)
  193. {
  194. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  195. if (bootloader_flash_is_octal_mode_enabled()) {
  196. //Disable the variable dummy mode when doing timing tuning
  197. CLEAR_PERI_REG_MASK(SPI_MEM_DDR_REG(1), SPI_MEM_SPI_FMEM_VAR_DUMMY);
  198. /**
  199. * STR /DTR mode setting is done every time when `esp_rom_opiflash_exec_cmd` is called
  200. *
  201. * Add any registers that are not set in ROM SPI flash functions here in the future
  202. */
  203. }
  204. #endif
  205. }
  206. #if CONFIG_SPIRAM_MODE_OCT
  207. // This function will only be called when Octal PSRAM enabled.
  208. void IRAM_ATTR spi_flash_set_vendor_required_regs(void)
  209. {
  210. if (bootloader_flash_is_octal_mode_enabled()) {
  211. esp_opiflash_set_required_regs();
  212. SET_PERI_REG_BITS(SPI_MEM_CACHE_FCTRL_REG(1), SPI_MEM_CACHE_USR_CMD_4BYTE_V, 1, SPI_MEM_CACHE_USR_CMD_4BYTE_S);
  213. } else {
  214. //Flash chip requires MSPI specifically, call this function to set them
  215. // Set back MSPI registers after Octal PSRAM initialization.
  216. SET_PERI_REG_BITS(SPI_MEM_CACHE_FCTRL_REG(1), SPI_MEM_CACHE_USR_CMD_4BYTE_V, 0, SPI_MEM_CACHE_USR_CMD_4BYTE_S);
  217. }
  218. }
  219. #endif
  220. static const uint8_t s_mspi_io_num_default[] = {
  221. SPI_CLK_GPIO_NUM,
  222. SPI_Q_GPIO_NUM,
  223. SPI_D_GPIO_NUM,
  224. SPI_CS0_GPIO_NUM,
  225. SPI_HD_GPIO_NUM,
  226. SPI_WP_GPIO_NUM,
  227. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  228. SPI_DQS_GPIO_NUM,
  229. SPI_D4_GPIO_NUM,
  230. SPI_D5_GPIO_NUM,
  231. SPI_D6_GPIO_NUM,
  232. SPI_D7_GPIO_NUM
  233. #endif // SOC_SPI_MEM_SUPPORT_OPI_MODE
  234. };
  235. uint8_t esp_mspi_get_io(esp_mspi_io_t io)
  236. {
  237. #if CONFIG_SPIRAM
  238. if (io == ESP_MSPI_IO_CS1) {
  239. return esp_psram_io_get_cs_io();
  240. }
  241. #endif
  242. assert(io >= ESP_MSPI_IO_CLK);
  243. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  244. assert(io <= ESP_MSPI_IO_D7);
  245. #else
  246. assert(io <= ESP_MSPI_IO_WP);
  247. #endif
  248. #if SOC_SPI_MEM_SUPPORT_CONFIG_GPIO_BY_EFUSE
  249. uint8_t mspi_io = 0;
  250. uint32_t spiconfig = 0;
  251. if (io == ESP_MSPI_IO_WP) {
  252. /**
  253. * wp pad is a bit special:
  254. * 1. since 32's efuse does not have enough bits for wp pad, so wp pad config put in flash bin header
  255. * 2. rom code take 0x3f as invalid wp pad num, but take 0 as other invalid mspi pads num
  256. */
  257. #if CONFIG_IDF_TARGET_ESP32
  258. return bootloader_flash_get_wp_pin();
  259. #else
  260. spiconfig = esp_rom_efuse_get_flash_wp_gpio();
  261. return (spiconfig == 0x3f) ? s_mspi_io_num_default[io] : spiconfig & 0x3f;
  262. #endif
  263. }
  264. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  265. spiconfig = (io < ESP_MSPI_IO_WP) ? esp_rom_efuse_get_flash_gpio_info() : esp_rom_efuse_get_opiconfig();
  266. #else
  267. spiconfig = esp_rom_efuse_get_flash_gpio_info();
  268. #endif // SOC_SPI_MEM_SUPPORT_OPI_MODE
  269. if (spiconfig == ESP_ROM_EFUSE_FLASH_DEFAULT_SPI) {
  270. mspi_io = s_mspi_io_num_default[io];
  271. } else if (io < ESP_MSPI_IO_WP) {
  272. /**
  273. * [0 : 5] -- CLK
  274. * [6 :11] -- Q(D1)
  275. * [12:17] -- D(D0)
  276. * [18:23] -- CS
  277. * [24:29] -- HD(D3)
  278. */
  279. mspi_io = (spiconfig >> io * 6) & 0x3f;
  280. }
  281. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  282. else {
  283. /**
  284. * [0 : 5] -- DQS
  285. * [6 :11] -- D4
  286. * [12:17] -- D5
  287. * [18:23] -- D6
  288. * [24:29] -- D7
  289. */
  290. mspi_io = (spiconfig >> (io - ESP_MSPI_IO_DQS) * 6) & 0x3f;
  291. }
  292. #endif // SOC_SPI_MEM_SUPPORT_OPI_MODE
  293. return mspi_io;
  294. #else // SOC_SPI_MEM_SUPPORT_CONFIG_GPIO_BY_EFUSE
  295. return s_mspi_io_num_default[io];
  296. #endif // SOC_SPI_MEM_SUPPORT_CONFIG_GPIO_BY_EFUSE
  297. }
  298. #if SOC_MEMSPI_CLOCK_IS_INDEPENDENT
  299. IRAM_ATTR void spi_flash_set_clock_src(soc_periph_mspi_clk_src_t clk_src)
  300. {
  301. cache_hal_freeze(CACHE_TYPE_INSTRUCTION);
  302. spimem_flash_ll_set_clock_source(clk_src);
  303. cache_hal_unfreeze(CACHE_TYPE_INSTRUCTION);
  304. }
  305. #endif // SOC_MEMSPI_CLOCK_IS_INDEPENDENT