panic.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <stdlib.h>
  14. #include "esp_err.h"
  15. #include "esp_attr.h"
  16. #include "esp_spi_flash.h"
  17. #include "esp_private/system_internal.h"
  18. #include "esp_private/gdbstub.h"
  19. #include "esp_ota_ops.h"
  20. #if CONFIG_APPTRACE_ENABLE
  21. #include "esp_app_trace.h"
  22. #if CONFIG_SYSVIEW_ENABLE
  23. #include "SEGGER_RTT.h"
  24. #endif
  25. #endif // CONFIG_APPTRACE_ENABLE
  26. #include "esp_core_dump.h"
  27. #include "soc/cpu.h"
  28. #include "soc/rtc.h"
  29. #include "hal/timer_hal.h"
  30. #include "hal/cpu_hal.h"
  31. #include "hal/wdt_types.h"
  32. #include "hal/wdt_hal.h"
  33. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  34. #include <string.h>
  35. #include "hal/uart_hal.h"
  36. #endif
  37. #include "esp_private/panic_internal.h"
  38. #include "port/panic_funcs.h"
  39. #include "sdkconfig.h"
  40. #if CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO == -1
  41. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO ESP_APPTRACE_TMO_INFINITE
  42. #else
  43. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO (1000*CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO)
  44. #endif
  45. bool g_panic_abort = false;
  46. static char *s_panic_abort_details = NULL;
  47. static wdt_hal_context_t rtc_wdt_ctx = {.inst = WDT_RWDT, .rwdt_dev = &RTCCNTL};
  48. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  49. static uart_hal_context_t s_panic_uart = { .dev = CONFIG_ESP_CONSOLE_UART_NUM == 0 ? &UART0 : &UART1 };
  50. void panic_print_char(const char c)
  51. {
  52. uint32_t sz = 0;
  53. while(!uart_hal_get_txfifo_len(&s_panic_uart));
  54. uart_hal_write_txfifo(&s_panic_uart, (uint8_t*) &c, 1, &sz);
  55. }
  56. void panic_print_str(const char *str)
  57. {
  58. for(int i = 0; str[i] != 0; i++) {
  59. panic_print_char(str[i]);
  60. }
  61. }
  62. void panic_print_hex(int h)
  63. {
  64. int x;
  65. int c;
  66. // Does not print '0x', only the digits (8 digits to print)
  67. for (x = 0; x < 8; x++) {
  68. c = (h >> 28) & 0xf; // extract the leftmost byte
  69. if (c < 10) {
  70. panic_print_char('0' + c);
  71. } else {
  72. panic_print_char('a' + c - 10);
  73. }
  74. h <<= 4; // move the 2nd leftmost byte to the left, to be extracted next
  75. }
  76. }
  77. void panic_print_dec(int d)
  78. {
  79. // can print at most 2 digits!
  80. int n1, n2;
  81. n1 = d % 10; // extract ones digit
  82. n2 = d / 10; // extract tens digit
  83. if (n2 == 0) {
  84. panic_print_char(' ');
  85. } else {
  86. panic_print_char(n2 + '0');
  87. }
  88. panic_print_char(n1 + '0');
  89. }
  90. #endif // CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  91. /*
  92. If watchdogs are enabled, the panic handler runs the risk of getting aborted pre-emptively because
  93. an overzealous watchdog decides to reset it. On the other hand, if we disable all watchdogs, we run
  94. the risk of somehow halting in the panic handler and not resetting. That is why this routine kills
  95. all watchdogs except the timer group 0 watchdog, and it reconfigures that to reset the chip after
  96. one second.
  97. We have to do this before we do anything that might cause issues in the WDT interrupt handlers,
  98. for example stalling the other core on ESP32 may cause the ESP32_ECO3_CACHE_LOCK_FIX
  99. handler to get stuck.
  100. */
  101. void esp_panic_handler_reconfigure_wdts(void)
  102. {
  103. wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
  104. wdt_hal_context_t wdt1_context = {.inst = WDT_MWDT1, .mwdt_dev = &TIMERG1};
  105. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  106. //Reconfigure TWDT (Timer Group 0)
  107. wdt_hal_init(&wdt0_context, WDT_MWDT0, MWDT0_TICK_PRESCALER, false); //Prescaler: wdt counts in ticks of TG0_WDT_TICK_US
  108. wdt_hal_write_protect_disable(&wdt0_context);
  109. wdt_hal_config_stage(&wdt0_context, 0, 1000*1000/MWDT0_TICKS_PER_US, WDT_STAGE_ACTION_RESET_SYSTEM); //1 second before reset
  110. wdt_hal_enable(&wdt0_context);
  111. wdt_hal_write_protect_enable(&wdt0_context);
  112. //Disable IWDT (Timer Group 1)
  113. wdt_hal_write_protect_disable(&wdt1_context);
  114. wdt_hal_disable(&wdt1_context);
  115. wdt_hal_write_protect_enable(&wdt1_context);
  116. }
  117. /*
  118. This disables all the watchdogs for when we call the gdbstub.
  119. */
  120. static inline void disable_all_wdts(void)
  121. {
  122. wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
  123. wdt_hal_context_t wdt1_context = {.inst = WDT_MWDT1, .mwdt_dev = &TIMERG1};
  124. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  125. //Task WDT is the Main Watchdog Timer of Timer Group 0
  126. wdt_hal_write_protect_disable(&wdt0_context);
  127. wdt_hal_disable(&wdt0_context);
  128. wdt_hal_write_protect_enable(&wdt0_context);
  129. //Interupt WDT is the Main Watchdog Timer of Timer Group 1
  130. wdt_hal_write_protect_disable(&wdt1_context);
  131. wdt_hal_disable(&wdt1_context);
  132. wdt_hal_write_protect_enable(&wdt1_context);
  133. }
  134. static void print_abort_details(const void *f)
  135. {
  136. panic_print_str(s_panic_abort_details);
  137. }
  138. // Control arrives from chip-specific panic handler, environment prepared for
  139. // the 'main' logic of panic handling. This means that chip-specific stuff have
  140. // already been done, and panic_info_t has been filled.
  141. void esp_panic_handler(panic_info_t *info)
  142. {
  143. // The port-level panic handler has already called this, but call it again
  144. // to reset the TG0WDT period
  145. esp_panic_handler_reconfigure_wdts();
  146. // If the exception was due to an abort, override some of the panic info
  147. if (g_panic_abort) {
  148. info->description = NULL;
  149. info->details = s_panic_abort_details ? print_abort_details : NULL;
  150. info->reason = NULL;
  151. info->exception = PANIC_EXCEPTION_ABORT;
  152. }
  153. /*
  154. * For any supported chip, the panic handler prints the contents of panic_info_t in the following format:
  155. *
  156. *
  157. * Guru Meditation Error: Core <core> (<exception>). <description>
  158. * <details>
  159. *
  160. * <state>
  161. *
  162. * <elf_info>
  163. *
  164. *
  165. * ----------------------------------------------------------------------------------------
  166. * core - core where exception was triggered
  167. * exception - what kind of exception occured
  168. * description - a short description regarding the exception that occured
  169. * details - more details about the exception
  170. * state - processor state like register contents, and backtrace
  171. * elf_info - details about the image currently running
  172. *
  173. * NULL fields in panic_info_t are not printed.
  174. *
  175. * */
  176. if (info->reason) {
  177. panic_print_str("Guru Meditation Error: Core ");
  178. panic_print_dec(info->core);
  179. panic_print_str(" panic'ed (");
  180. panic_print_str(info->reason);
  181. panic_print_str("). ");
  182. }
  183. if (info->description) {
  184. panic_print_str(info->description);
  185. }
  186. panic_print_str("\r\n");
  187. PANIC_INFO_DUMP(info, details);
  188. panic_print_str("\r\n");
  189. // If on-chip-debugger is attached, and system is configured to be aware of this,
  190. // then only print up to details. Users should be able to probe for the other information
  191. // in debug mode.
  192. if (esp_cpu_in_ocd_debug_mode()) {
  193. panic_print_str("Setting breakpoint at 0x");
  194. panic_print_hex((uint32_t)info->addr);
  195. panic_print_str(" and returning...\r\n");
  196. disable_all_wdts();
  197. #if CONFIG_APPTRACE_ENABLE
  198. #if CONFIG_SYSVIEW_ENABLE
  199. SEGGER_RTT_ESP32_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  200. #else
  201. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  202. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  203. #endif
  204. #endif
  205. cpu_hal_set_breakpoint(0, info->addr); // use breakpoint 0
  206. return;
  207. }
  208. // start panic WDT to restart system if we hang in this handler
  209. if (!wdt_hal_is_enabled(&rtc_wdt_ctx)) {
  210. wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
  211. uint32_t stage_timeout_ticks = (uint32_t)(7000ULL * rtc_clk_slow_freq_get_hz() / 1000ULL);
  212. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  213. wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
  214. // 64KB of core dump data (stacks of about 30 tasks) will produce ~85KB base64 data.
  215. // @ 115200 UART speed it will take more than 6 sec to print them out.
  216. wdt_hal_enable(&rtc_wdt_ctx);
  217. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  218. }
  219. esp_panic_handler_reconfigure_wdts(); // Restart WDT again
  220. PANIC_INFO_DUMP(info, state);
  221. panic_print_str("\r\n");
  222. panic_print_str("\r\nELF file SHA256: ");
  223. char sha256_buf[65];
  224. esp_ota_get_app_elf_sha256(sha256_buf, sizeof(sha256_buf));
  225. panic_print_str(sha256_buf);
  226. panic_print_str("\r\n");
  227. panic_print_str("\r\n");
  228. #if CONFIG_APPTRACE_ENABLE
  229. disable_all_wdts();
  230. #if CONFIG_SYSVIEW_ENABLE
  231. SEGGER_RTT_ESP32_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  232. #else
  233. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  234. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  235. #endif
  236. esp_panic_handler_reconfigure_wdts(); // restore WDT config
  237. #endif // CONFIG_APPTRACE_ENABLE
  238. #if CONFIG_ESP_SYSTEM_PANIC_GDBSTUB
  239. disable_all_wdts();
  240. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  241. wdt_hal_disable(&rtc_wdt_ctx);
  242. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  243. panic_print_str("Entering gdb stub now.\r\n");
  244. esp_gdbstub_panic_handler((XtExcFrame*) info->frame);
  245. #else
  246. #if CONFIG_ESP32_ENABLE_COREDUMP
  247. static bool s_dumping_core;
  248. if (s_dumping_core) {
  249. panic_print_str("Re-entered core dump! Exception happened during core dump!\r\n");
  250. } else {
  251. disable_all_wdts();
  252. s_dumping_core = true;
  253. #if CONFIG_ESP32_ENABLE_COREDUMP_TO_FLASH
  254. esp_core_dump_to_flash(info);
  255. #endif
  256. #if CONFIG_ESP32_ENABLE_COREDUMP_TO_UART && !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  257. esp_core_dump_to_uart(info);
  258. #endif
  259. s_dumping_core = false;
  260. esp_panic_handler_reconfigure_wdts();
  261. }
  262. #endif /* CONFIG_ESP32_ENABLE_COREDUMP */
  263. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  264. wdt_hal_disable(&rtc_wdt_ctx);
  265. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  266. #if CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  267. if (esp_reset_reason_get_hint() == ESP_RST_UNKNOWN) {
  268. switch (info->exception)
  269. {
  270. case PANIC_EXCEPTION_IWDT:
  271. esp_reset_reason_set_hint(ESP_RST_INT_WDT);
  272. break;
  273. case PANIC_EXCEPTION_TWDT:
  274. esp_reset_reason_set_hint(ESP_RST_TASK_WDT);
  275. break;
  276. case PANIC_EXCEPTION_ABORT:
  277. case PANIC_EXCEPTION_FAULT:
  278. default:
  279. esp_reset_reason_set_hint(ESP_RST_PANIC);
  280. break; // do not touch the previously set reset reason hint
  281. }
  282. }
  283. panic_print_str("Rebooting...\r\n");
  284. panic_restart();
  285. #else
  286. disable_all_wdts();
  287. panic_print_str("CPU halted.\r\n");
  288. while (1);
  289. #endif /* CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT */
  290. #endif /* CONFIG_ESP_SYSTEM_PANIC_GDBSTUB */
  291. }
  292. void __attribute__((noreturn)) panic_abort(const char *details)
  293. {
  294. g_panic_abort = true;
  295. s_panic_abort_details = (char*) details;
  296. #if CONFIG_APPTRACE_ENABLE
  297. #if CONFIG_SYSVIEW_ENABLE
  298. SEGGER_RTT_ESP32_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  299. #else
  300. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  301. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  302. #endif
  303. #endif
  304. *((int *) 0) = 0; // NOLINT(clang-analyzer-core.NullDereference) should be an invalid operation on targets
  305. while(1);
  306. }
  307. /* Weak versions of reset reason hint functions.
  308. * If these weren't provided, reset reason code would be linked into the app
  309. * even if the app never called esp_reset_reason().
  310. */
  311. void IRAM_ATTR __attribute__((weak)) esp_reset_reason_set_hint(esp_reset_reason_t hint)
  312. {
  313. }
  314. esp_reset_reason_t IRAM_ATTR __attribute__((weak)) esp_reset_reason_get_hint(void)
  315. {
  316. return ESP_RST_UNKNOWN;
  317. }