timer.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512
  1. // Copyright 2015-2019 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <string.h>
  14. #include "esp_log.h"
  15. #include "esp_err.h"
  16. #include "esp_intr_alloc.h"
  17. #include "freertos/FreeRTOS.h"
  18. #include "freertos/xtensa_api.h"
  19. #include "driver/timer.h"
  20. #include "driver/periph_ctrl.h"
  21. #include "hal/timer_hal.h"
  22. #include "soc/rtc.h"
  23. static const char *TIMER_TAG = "timer_group";
  24. #define TIMER_CHECK(a, str, ret_val) \
  25. if (!(a)) { \
  26. ESP_LOGE(TIMER_TAG,"%s(%d): %s", __FUNCTION__, __LINE__, str); \
  27. return (ret_val); \
  28. }
  29. #define TIMER_GROUP_NUM_ERROR "TIMER GROUP NUM ERROR"
  30. #define TIMER_NUM_ERROR "HW TIMER NUM ERROR"
  31. #define TIMER_PARAM_ADDR_ERROR "HW TIMER PARAM ADDR ERROR"
  32. #define TIMER_NEVER_INIT_ERROR "HW TIMER NEVER INIT ERROR"
  33. #define TIMER_COUNT_DIR_ERROR "HW TIMER COUNTER DIR ERROR"
  34. #define TIMER_AUTORELOAD_ERROR "HW TIMER AUTORELOAD ERROR"
  35. #define TIMER_SCALE_ERROR "HW TIMER SCALE ERROR"
  36. #define TIMER_ALARM_ERROR "HW TIMER ALARM ERROR"
  37. #define DIVIDER_RANGE_ERROR "HW TIMER divider outside of [2, 65536] range error"
  38. #define TIMER_ENTER_CRITICAL(mux) portENTER_CRITICAL_SAFE(mux);
  39. #define TIMER_EXIT_CRITICAL(mux) portEXIT_CRITICAL_SAFE(mux);
  40. typedef struct {
  41. timer_isr_t fn; /*!< isr function */
  42. void *args; /*!< isr function args */
  43. timer_isr_handle_t timer_isr_handle; /*!< interrupt handle */
  44. timer_group_t isr_timer_group; /*!< timer group of interrupt triggered */
  45. } timer_isr_func_t;
  46. typedef struct {
  47. timer_hal_context_t hal;
  48. timer_isr_func_t timer_isr_fun;
  49. } timer_obj_t;
  50. static timer_obj_t *p_timer_obj[TIMER_GROUP_MAX][TIMER_MAX] = {0};
  51. static portMUX_TYPE timer_spinlock[TIMER_GROUP_MAX] = {portMUX_INITIALIZER_UNLOCKED, portMUX_INITIALIZER_UNLOCKED};
  52. esp_err_t timer_get_counter_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t *timer_val)
  53. {
  54. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  55. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  56. TIMER_CHECK(timer_val != NULL, TIMER_PARAM_ADDR_ERROR, ESP_ERR_INVALID_ARG);
  57. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  58. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  59. timer_hal_get_counter_value(&(p_timer_obj[group_num][timer_num]->hal), timer_val);
  60. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  61. return ESP_OK;
  62. }
  63. esp_err_t timer_get_counter_time_sec(timer_group_t group_num, timer_idx_t timer_num, double *time)
  64. {
  65. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  66. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  67. TIMER_CHECK(time != NULL, TIMER_PARAM_ADDR_ERROR, ESP_ERR_INVALID_ARG);
  68. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  69. uint64_t timer_val;
  70. esp_err_t err = timer_get_counter_value(group_num, timer_num, &timer_val);
  71. if (err == ESP_OK) {
  72. uint16_t div;
  73. timer_hal_get_divider(&(p_timer_obj[group_num][timer_num]->hal), &div);
  74. *time = (double)timer_val * div / rtc_clk_apb_freq_get();
  75. #ifdef TIMER_GROUP_SUPPORTS_XTAL_CLOCK
  76. if (timer_hal_get_use_xtal(&(p_timer_obj[group_num][timer_num]->hal))) {
  77. *time = (double)timer_val * div / ((int)rtc_clk_xtal_freq_get() * 1000000);
  78. }
  79. #endif
  80. }
  81. return err;
  82. }
  83. esp_err_t timer_set_counter_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t load_val)
  84. {
  85. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  86. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  87. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  88. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  89. timer_hal_set_counter_value(&(p_timer_obj[group_num][timer_num]->hal), load_val);
  90. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  91. return ESP_OK;
  92. }
  93. esp_err_t timer_start(timer_group_t group_num, timer_idx_t timer_num)
  94. {
  95. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  96. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  97. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  98. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  99. timer_hal_set_counter_enable(&(p_timer_obj[group_num][timer_num]->hal), TIMER_START);
  100. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  101. return ESP_OK;
  102. }
  103. esp_err_t timer_pause(timer_group_t group_num, timer_idx_t timer_num)
  104. {
  105. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  106. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  107. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  108. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  109. timer_hal_set_counter_enable(&(p_timer_obj[group_num][timer_num]->hal), TIMER_PAUSE);
  110. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  111. return ESP_OK;
  112. }
  113. esp_err_t timer_set_counter_mode(timer_group_t group_num, timer_idx_t timer_num, timer_count_dir_t counter_dir)
  114. {
  115. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  116. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  117. TIMER_CHECK(counter_dir < TIMER_COUNT_MAX, TIMER_COUNT_DIR_ERROR, ESP_ERR_INVALID_ARG);
  118. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  119. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  120. timer_hal_set_counter_increase(&(p_timer_obj[group_num][timer_num]->hal), counter_dir);
  121. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  122. return ESP_OK;
  123. }
  124. esp_err_t timer_set_auto_reload(timer_group_t group_num, timer_idx_t timer_num, timer_autoreload_t reload)
  125. {
  126. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  127. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  128. TIMER_CHECK(reload < TIMER_AUTORELOAD_MAX, TIMER_AUTORELOAD_ERROR, ESP_ERR_INVALID_ARG);
  129. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  130. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  131. timer_hal_set_auto_reload(&(p_timer_obj[group_num][timer_num]->hal), reload);
  132. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  133. return ESP_OK;
  134. }
  135. esp_err_t timer_set_divider(timer_group_t group_num, timer_idx_t timer_num, uint32_t divider)
  136. {
  137. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  138. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  139. TIMER_CHECK(divider > 1 && divider < 65537, DIVIDER_RANGE_ERROR, ESP_ERR_INVALID_ARG);
  140. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  141. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  142. timer_hal_set_divider(&(p_timer_obj[group_num][timer_num]->hal), (uint16_t) divider);
  143. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  144. return ESP_OK;
  145. }
  146. esp_err_t timer_set_alarm_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t alarm_value)
  147. {
  148. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  149. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  150. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  151. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  152. timer_hal_set_alarm_value(&(p_timer_obj[group_num][timer_num]->hal), alarm_value);
  153. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  154. return ESP_OK;
  155. }
  156. esp_err_t timer_get_alarm_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t *alarm_value)
  157. {
  158. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  159. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  160. TIMER_CHECK(alarm_value != NULL, TIMER_PARAM_ADDR_ERROR, ESP_ERR_INVALID_ARG);
  161. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  162. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  163. timer_hal_get_alarm_value(&(p_timer_obj[group_num][timer_num]->hal), alarm_value);
  164. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  165. return ESP_OK;
  166. }
  167. esp_err_t timer_set_alarm(timer_group_t group_num, timer_idx_t timer_num, timer_alarm_t alarm_en)
  168. {
  169. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  170. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  171. TIMER_CHECK(alarm_en < TIMER_ALARM_MAX, TIMER_ALARM_ERROR, ESP_ERR_INVALID_ARG);
  172. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  173. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  174. timer_hal_set_alarm_enable(&(p_timer_obj[group_num][timer_num]->hal), alarm_en);
  175. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  176. return ESP_OK;
  177. }
  178. static void IRAM_ATTR timer_isr_default(void *arg)
  179. {
  180. timer_obj_t *timer_obj = (timer_obj_t *)arg;
  181. if (timer_obj == NULL) {
  182. return;
  183. }
  184. if (timer_obj->timer_isr_fun.fn == NULL) {
  185. return;
  186. }
  187. TIMER_ENTER_CRITICAL(&timer_spinlock[timer_obj->timer_isr_fun.isr_timer_group]);
  188. {
  189. uint32_t intr_status = 0;
  190. timer_hal_get_intr_status(&(timer_obj->hal), &intr_status);
  191. if (intr_status & BIT(timer_obj->hal.idx)) {
  192. timer_obj->timer_isr_fun.fn(timer_obj->timer_isr_fun.args);
  193. //Clear intrrupt status
  194. timer_hal_clear_intr_status(&(timer_obj->hal));
  195. //After the alarm has been triggered, we need enable it again, so it is triggered the next time.
  196. timer_hal_set_alarm_enable(&(timer_obj->hal), TIMER_ALARM_EN);
  197. }
  198. }
  199. TIMER_EXIT_CRITICAL(&timer_spinlock[timer_obj->timer_isr_fun.isr_timer_group]);
  200. }
  201. esp_err_t timer_isr_callback_add(timer_group_t group_num, timer_idx_t timer_num, timer_isr_t isr_handler, void *args, int intr_alloc_flags)
  202. {
  203. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  204. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  205. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  206. timer_disable_intr(group_num, timer_num);
  207. p_timer_obj[group_num][timer_num]->timer_isr_fun.fn = isr_handler;
  208. p_timer_obj[group_num][timer_num]->timer_isr_fun.args = args;
  209. p_timer_obj[group_num][timer_num]->timer_isr_fun.isr_timer_group = group_num;
  210. timer_isr_register(group_num, timer_num, timer_isr_default, (void *)p_timer_obj[group_num][timer_num],
  211. intr_alloc_flags, &(p_timer_obj[group_num][timer_num]->timer_isr_fun.timer_isr_handle));
  212. timer_enable_intr(group_num, timer_num);
  213. return ESP_OK;
  214. }
  215. esp_err_t timer_isr_callback_remove(timer_group_t group_num, timer_idx_t timer_num)
  216. {
  217. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  218. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  219. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  220. timer_disable_intr(group_num, timer_num);
  221. p_timer_obj[group_num][timer_num]->timer_isr_fun.fn = NULL;
  222. p_timer_obj[group_num][timer_num]->timer_isr_fun.args = NULL;
  223. esp_intr_free(p_timer_obj[group_num][timer_num]->timer_isr_fun.timer_isr_handle);
  224. return ESP_OK;
  225. }
  226. esp_err_t timer_isr_register(timer_group_t group_num, timer_idx_t timer_num,
  227. void (*fn)(void *), void *arg, int intr_alloc_flags, timer_isr_handle_t *handle)
  228. {
  229. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  230. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  231. TIMER_CHECK(fn != NULL, TIMER_PARAM_ADDR_ERROR, ESP_ERR_INVALID_ARG);
  232. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  233. int intr_source = 0;
  234. uint32_t status_reg = 0;
  235. int mask = 0;
  236. switch (group_num) {
  237. case TIMER_GROUP_0:
  238. default:
  239. if ((intr_alloc_flags & ESP_INTR_FLAG_EDGE) == 0) {
  240. intr_source = ETS_TG0_T0_LEVEL_INTR_SOURCE + timer_num;
  241. } else {
  242. intr_source = ETS_TG0_T0_EDGE_INTR_SOURCE + timer_num;
  243. }
  244. timer_hal_get_intr_status_reg(&(p_timer_obj[TIMER_GROUP_0][timer_num]->hal), &status_reg);
  245. mask = 1 << timer_num;
  246. break;
  247. case TIMER_GROUP_1:
  248. if ((intr_alloc_flags & ESP_INTR_FLAG_EDGE) == 0) {
  249. intr_source = ETS_TG1_T0_LEVEL_INTR_SOURCE + timer_num;
  250. } else {
  251. intr_source = ETS_TG1_T0_EDGE_INTR_SOURCE + timer_num;
  252. }
  253. timer_hal_get_intr_status_reg(&(p_timer_obj[TIMER_GROUP_1][timer_num]->hal), &status_reg);
  254. mask = 1 << timer_num;
  255. break;
  256. }
  257. return esp_intr_alloc_intrstatus(intr_source, intr_alloc_flags, status_reg, mask, fn, arg, handle);
  258. }
  259. esp_err_t timer_init(timer_group_t group_num, timer_idx_t timer_num, const timer_config_t *config)
  260. {
  261. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  262. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  263. TIMER_CHECK(config != NULL, TIMER_PARAM_ADDR_ERROR, ESP_ERR_INVALID_ARG);
  264. TIMER_CHECK(config->divider > 1 && config->divider < 65537, DIVIDER_RANGE_ERROR, ESP_ERR_INVALID_ARG);
  265. if (group_num == TIMER_GROUP_0) {
  266. periph_module_enable(PERIPH_TIMG0_MODULE);
  267. } else if (group_num == TIMER_GROUP_1) {
  268. periph_module_enable(PERIPH_TIMG1_MODULE);
  269. }
  270. if (p_timer_obj[group_num][timer_num] == NULL) {
  271. p_timer_obj[group_num][timer_num] = (timer_obj_t *) heap_caps_calloc(1, sizeof(timer_obj_t), MALLOC_CAP_INTERNAL | MALLOC_CAP_8BIT);
  272. if (p_timer_obj[group_num][timer_num] == NULL) {
  273. ESP_LOGE(TIMER_TAG, "TIMER driver malloc error");
  274. return ESP_FAIL;
  275. }
  276. }
  277. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  278. timer_hal_init(&(p_timer_obj[group_num][timer_num]->hal), group_num, timer_num);
  279. timer_hal_intr_disable(&(p_timer_obj[group_num][timer_num]->hal));
  280. timer_hal_clear_intr_status(&(p_timer_obj[group_num][timer_num]->hal));
  281. timer_hal_set_auto_reload(&(p_timer_obj[group_num][timer_num]->hal), config->auto_reload);
  282. timer_hal_set_divider(&(p_timer_obj[group_num][timer_num]->hal), config->divider);
  283. timer_hal_set_counter_increase(&(p_timer_obj[group_num][timer_num]->hal), config->counter_dir);
  284. timer_hal_set_alarm_enable(&(p_timer_obj[group_num][timer_num]->hal), config->alarm_en);
  285. if (config->intr_type == TIMER_INTR_LEVEL) {
  286. timer_hal_set_level_int_enable(&(p_timer_obj[group_num][timer_num]->hal), true);
  287. }
  288. // currently edge interrupt is not supported
  289. // if (config->intr_type == TIMER_INTR_EDGE) {
  290. // timer_hal_set_edge_int_enable(&(p_timer_obj[group_num][timer_num]->hal), true);
  291. // }
  292. timer_hal_set_counter_enable(&(p_timer_obj[group_num][timer_num]->hal), config->counter_en);
  293. #ifdef TIMER_GROUP_SUPPORTS_XTAL_CLOCK
  294. timer_hal_set_use_xtal(&(p_timer_obj[group_num][timer_num]->hal), config->clk_src);
  295. #endif
  296. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  297. return ESP_OK;
  298. }
  299. esp_err_t timer_deinit(timer_group_t group_num, timer_idx_t timer_num)
  300. {
  301. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  302. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  303. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  304. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  305. timer_hal_set_counter_enable(&(p_timer_obj[group_num][timer_num]->hal), TIMER_PAUSE);
  306. timer_hal_intr_disable(&(p_timer_obj[group_num][timer_num]->hal));
  307. timer_hal_clear_intr_status(&(p_timer_obj[group_num][timer_num]->hal));
  308. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  309. heap_caps_free(p_timer_obj[group_num][timer_num]);
  310. p_timer_obj[group_num][timer_num] = NULL;
  311. return ESP_OK;
  312. }
  313. esp_err_t timer_get_config(timer_group_t group_num, timer_idx_t timer_num, timer_config_t *config)
  314. {
  315. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  316. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  317. TIMER_CHECK(config != NULL, TIMER_PARAM_ADDR_ERROR, ESP_ERR_INVALID_ARG);
  318. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  319. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  320. config->alarm_en = timer_hal_get_alarm_enable(&(p_timer_obj[group_num][timer_num]->hal));
  321. config->auto_reload = timer_hal_get_auto_reload(&(p_timer_obj[group_num][timer_num]->hal));
  322. config->counter_dir = timer_hal_get_counter_increase(&(p_timer_obj[group_num][timer_num]->hal));
  323. config->counter_en = timer_hal_get_counter_enable(&(p_timer_obj[group_num][timer_num]->hal));
  324. uint16_t div;
  325. timer_hal_get_divider(&(p_timer_obj[group_num][timer_num]->hal), &div);
  326. if (div == 0) {
  327. config->divider = 65536;
  328. } else {
  329. config->divider = div;
  330. }
  331. if (timer_hal_get_level_int_enable(&(p_timer_obj[group_num][timer_num]->hal))) {
  332. config->intr_type = TIMER_INTR_LEVEL;
  333. } else {
  334. config->intr_type = TIMER_INTR_MAX;
  335. }
  336. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  337. return ESP_OK;
  338. }
  339. esp_err_t timer_group_intr_enable(timer_group_t group_num, timer_intr_t en_mask)
  340. {
  341. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  342. TIMER_CHECK(p_timer_obj[group_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  343. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  344. for (int i = 0; i < TIMER_MAX; i++) {
  345. if (en_mask & BIT(i)) {
  346. timer_hal_intr_enable(&(p_timer_obj[group_num][i]->hal));
  347. }
  348. }
  349. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  350. return ESP_OK;
  351. }
  352. esp_err_t timer_group_intr_disable(timer_group_t group_num, timer_intr_t disable_mask)
  353. {
  354. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  355. TIMER_CHECK(p_timer_obj[group_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  356. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  357. for (int i = 0; i < TIMER_MAX; i++) {
  358. if (disable_mask & BIT(i)) {
  359. timer_hal_intr_disable(&(p_timer_obj[group_num][i]->hal));
  360. }
  361. }
  362. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  363. return ESP_OK;
  364. }
  365. esp_err_t timer_enable_intr(timer_group_t group_num, timer_idx_t timer_num)
  366. {
  367. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  368. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  369. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  370. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  371. timer_hal_intr_enable(&(p_timer_obj[group_num][timer_num]->hal));
  372. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  373. return ESP_OK;
  374. }
  375. esp_err_t timer_disable_intr(timer_group_t group_num, timer_idx_t timer_num)
  376. {
  377. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  378. TIMER_CHECK(timer_num < TIMER_MAX, TIMER_NUM_ERROR, ESP_ERR_INVALID_ARG);
  379. TIMER_CHECK(p_timer_obj[group_num][timer_num] != NULL, TIMER_NEVER_INIT_ERROR, ESP_ERR_INVALID_ARG);
  380. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  381. timer_hal_intr_disable(&(p_timer_obj[group_num][timer_num]->hal));
  382. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  383. return ESP_OK;
  384. }
  385. /* This function is deprecated */
  386. timer_intr_t IRAM_ATTR timer_group_intr_get_in_isr(timer_group_t group_num)
  387. {
  388. uint32_t intr_raw_status = 0;
  389. timer_hal_get_intr_raw_status(group_num, &intr_raw_status);
  390. return intr_raw_status;
  391. }
  392. uint32_t IRAM_ATTR timer_group_get_intr_status_in_isr(timer_group_t group_num)
  393. {
  394. uint32_t intr_status = 0;
  395. if (p_timer_obj[group_num][TIMER_0] != NULL) {
  396. timer_hal_get_intr_status(&(p_timer_obj[group_num][TIMER_0]->hal), &intr_status);
  397. } else if (p_timer_obj[group_num][TIMER_1] != NULL) {
  398. timer_hal_get_intr_status(&(p_timer_obj[group_num][TIMER_1]->hal), &intr_status);
  399. }
  400. return intr_status;
  401. }
  402. /* This function is deprecated */
  403. void IRAM_ATTR timer_group_intr_clr_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  404. {
  405. timer_group_clr_intr_status_in_isr(group_num, timer_num);
  406. }
  407. void IRAM_ATTR timer_group_clr_intr_status_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  408. {
  409. timer_hal_clear_intr_status(&(p_timer_obj[group_num][timer_num]->hal));
  410. }
  411. void IRAM_ATTR timer_group_enable_alarm_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  412. {
  413. timer_hal_set_alarm_enable(&(p_timer_obj[group_num][timer_num]->hal), true);
  414. }
  415. uint64_t IRAM_ATTR timer_group_get_counter_value_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  416. {
  417. uint64_t val;
  418. timer_hal_get_counter_value(&(p_timer_obj[group_num][timer_num]->hal), &val);
  419. return val;
  420. }
  421. void IRAM_ATTR timer_group_set_alarm_value_in_isr(timer_group_t group_num, timer_idx_t timer_num, uint64_t alarm_val)
  422. {
  423. timer_hal_set_alarm_value(&(p_timer_obj[group_num][timer_num]->hal), alarm_val);
  424. }
  425. void IRAM_ATTR timer_group_set_counter_enable_in_isr(timer_group_t group_num, timer_idx_t timer_num, timer_start_t counter_en)
  426. {
  427. timer_hal_set_counter_enable(&(p_timer_obj[group_num][timer_num]->hal), counter_en);
  428. }
  429. /* This function is deprecated */
  430. void IRAM_ATTR timer_group_clr_intr_sta_in_isr(timer_group_t group_num, timer_intr_t intr_mask)
  431. {
  432. for (uint32_t timer_idx = 0; timer_idx < TIMER_MAX; timer_idx++) {
  433. if (intr_mask & BIT(timer_idx)) {
  434. timer_group_clr_intr_status_in_isr(group_num, timer_idx);
  435. }
  436. }
  437. }
  438. bool IRAM_ATTR timer_group_get_auto_reload_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  439. {
  440. return timer_hal_get_auto_reload(&(p_timer_obj[group_num][timer_num]->hal));
  441. }
  442. esp_err_t timer_spinlock_take(timer_group_t group_num)
  443. {
  444. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  445. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  446. return ESP_OK;
  447. }
  448. esp_err_t timer_spinlock_give(timer_group_t group_num)
  449. {
  450. TIMER_CHECK(group_num < TIMER_GROUP_MAX, TIMER_GROUP_NUM_ERROR, ESP_ERR_INVALID_ARG);
  451. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  452. return ESP_OK;
  453. }