rtc_module.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672
  1. // you may not use this file except in compliance with the License.
  2. // You may obtain a copy of the License at
  3. // http://www.apache.org/licenses/LICENSE-2.0
  4. //
  5. // Unless required by applicable law or agreed to in writing, software
  6. // distributed under the License is distributed on an "AS IS" BASIS,
  7. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  8. // See the License for the specific language governing permissions and
  9. // limitations under the License.
  10. #include <esp_types.h>
  11. #include <stdlib.h>
  12. #include <ctype.h>
  13. #include "rom/ets_sys.h"
  14. #include "esp_log.h"
  15. #include "soc/rtc_io_reg.h"
  16. #include "soc/sens_reg.h"
  17. #include "soc/rtc_cntl_reg.h"
  18. #include "rtc_io.h"
  19. #include "touch_pad.h"
  20. #include "adc.h"
  21. #include "dac.h"
  22. #include "freertos/FreeRTOS.h"
  23. #include "freertos/xtensa_api.h"
  24. static const char *RTC_MODULE_TAG = "RTC_MODULE";
  25. #define RTC_MODULE_CHECK(a, str, ret_val) if (!(a)) { \
  26. ESP_LOGE(RTC_MODULE_TAG,"%s:%d (%s):%s", __FILE__, __LINE__, __FUNCTION__, str); \
  27. return (ret_val); \
  28. }
  29. #define ADC1_CHECK_FUNCTION_RET(fun_ret) if(fun_ret!=ESP_OK){\
  30. ESP_LOGE(RTC_MODULE_TAG,"%s:%d\n",__FUNCTION__,__LINE__);\
  31. return ESP_FAIL;\
  32. }
  33. portMUX_TYPE rtc_spinlock = portMUX_INITIALIZER_UNLOCKED;
  34. //Reg,Mux,Fun,IE,Up,Down,Rtc_number
  35. const rtc_gpio_desc_t rtc_gpio_desc[GPIO_PIN_COUNT] = {
  36. {RTC_IO_TOUCH_PAD1_REG, RTC_IO_TOUCH_PAD1_MUX_SEL_M, RTC_IO_TOUCH_PAD1_FUN_SEL_S, RTC_IO_TOUCH_PAD1_FUN_IE_M, RTC_IO_TOUCH_PAD1_RUE_M, RTC_IO_TOUCH_PAD1_RDE_M, RTC_IO_TOUCH_PAD1_SLP_SEL_M, RTC_IO_TOUCH_PAD1_SLP_IE_M, RTC_CNTL_TOUCH_PAD1_HOLD_FORCE_M, 11}, //0
  37. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //1
  38. {RTC_IO_TOUCH_PAD2_REG, RTC_IO_TOUCH_PAD2_MUX_SEL_M, RTC_IO_TOUCH_PAD2_FUN_SEL_S, RTC_IO_TOUCH_PAD2_FUN_IE_M, RTC_IO_TOUCH_PAD2_RUE_M, RTC_IO_TOUCH_PAD2_RDE_M, RTC_IO_TOUCH_PAD2_SLP_SEL_M, RTC_IO_TOUCH_PAD2_SLP_IE_M, RTC_CNTL_TOUCH_PAD2_HOLD_FORCE_M, 12}, //2
  39. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //3
  40. {RTC_IO_TOUCH_PAD0_REG, RTC_IO_TOUCH_PAD0_MUX_SEL_M, RTC_IO_TOUCH_PAD0_FUN_SEL_S, RTC_IO_TOUCH_PAD0_FUN_IE_M, RTC_IO_TOUCH_PAD0_RUE_M, RTC_IO_TOUCH_PAD0_RDE_M, RTC_IO_TOUCH_PAD0_SLP_SEL_M, RTC_IO_TOUCH_PAD0_SLP_IE_M, RTC_CNTL_TOUCH_PAD0_HOLD_FORCE_M, 10}, //4
  41. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //5
  42. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //6
  43. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //7
  44. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //8
  45. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //9
  46. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //10
  47. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //11
  48. {RTC_IO_TOUCH_PAD5_REG, RTC_IO_TOUCH_PAD5_MUX_SEL_M, RTC_IO_TOUCH_PAD5_FUN_SEL_S, RTC_IO_TOUCH_PAD5_FUN_IE_M, RTC_IO_TOUCH_PAD5_RUE_M, RTC_IO_TOUCH_PAD5_RDE_M, RTC_IO_TOUCH_PAD5_SLP_SEL_M, RTC_IO_TOUCH_PAD5_SLP_IE_M, RTC_CNTL_TOUCH_PAD5_HOLD_FORCE_M, 15}, //12
  49. {RTC_IO_TOUCH_PAD4_REG, RTC_IO_TOUCH_PAD4_MUX_SEL_M, RTC_IO_TOUCH_PAD4_FUN_SEL_S, RTC_IO_TOUCH_PAD4_FUN_IE_M, RTC_IO_TOUCH_PAD4_RUE_M, RTC_IO_TOUCH_PAD4_RDE_M, RTC_IO_TOUCH_PAD4_SLP_SEL_M, RTC_IO_TOUCH_PAD4_SLP_IE_M, RTC_CNTL_TOUCH_PAD4_HOLD_FORCE_M, 14}, //13
  50. {RTC_IO_TOUCH_PAD6_REG, RTC_IO_TOUCH_PAD6_MUX_SEL_M, RTC_IO_TOUCH_PAD6_FUN_SEL_S, RTC_IO_TOUCH_PAD6_FUN_IE_M, RTC_IO_TOUCH_PAD6_RUE_M, RTC_IO_TOUCH_PAD6_RDE_M, RTC_IO_TOUCH_PAD6_SLP_SEL_M, RTC_IO_TOUCH_PAD6_SLP_IE_M, RTC_CNTL_TOUCH_PAD6_HOLD_FORCE_M, 16}, //14
  51. {RTC_IO_TOUCH_PAD3_REG, RTC_IO_TOUCH_PAD3_MUX_SEL_M, RTC_IO_TOUCH_PAD3_FUN_SEL_S, RTC_IO_TOUCH_PAD3_FUN_IE_M, RTC_IO_TOUCH_PAD3_RUE_M, RTC_IO_TOUCH_PAD3_RDE_M, RTC_IO_TOUCH_PAD3_SLP_SEL_M, RTC_IO_TOUCH_PAD3_SLP_IE_M, RTC_CNTL_TOUCH_PAD3_HOLD_FORCE_M, 13}, //15
  52. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //16
  53. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //17
  54. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //18
  55. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //19
  56. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //20
  57. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //21
  58. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //22
  59. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //23
  60. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //24
  61. {RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_MUX_SEL_M, RTC_IO_PDAC1_FUN_SEL_S, RTC_IO_PDAC1_FUN_IE_M, RTC_IO_PDAC1_RUE_M, RTC_IO_PDAC1_RDE_M, RTC_IO_PDAC1_SLP_SEL_M, RTC_IO_PDAC1_SLP_IE_M, RTC_CNTL_PDAC1_HOLD_FORCE_M, 6}, //25
  62. {RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_MUX_SEL_M, RTC_IO_PDAC2_FUN_SEL_S, RTC_IO_PDAC2_FUN_IE_M, RTC_IO_PDAC2_RUE_M, RTC_IO_PDAC2_RDE_M, RTC_IO_PDAC2_SLP_SEL_M, RTC_IO_PDAC2_SLP_IE_M, RTC_CNTL_PDAC1_HOLD_FORCE_M, 7}, //26
  63. {RTC_IO_TOUCH_PAD7_REG, RTC_IO_TOUCH_PAD7_MUX_SEL_M, RTC_IO_TOUCH_PAD7_FUN_SEL_S, RTC_IO_TOUCH_PAD7_FUN_IE_M, RTC_IO_TOUCH_PAD7_RUE_M, RTC_IO_TOUCH_PAD7_RDE_M, RTC_IO_TOUCH_PAD7_SLP_SEL_M, RTC_IO_TOUCH_PAD7_SLP_IE_M, RTC_CNTL_TOUCH_PAD7_HOLD_FORCE_M, 17}, //27
  64. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //28
  65. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //29
  66. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //30
  67. {0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //31
  68. {RTC_IO_XTAL_32K_PAD_REG, RTC_IO_X32P_MUX_SEL_M, RTC_IO_X32P_FUN_SEL_S, RTC_IO_X32P_FUN_IE_M, RTC_IO_X32P_RUE_M, RTC_IO_X32P_RDE_M, RTC_IO_X32P_SLP_SEL_M, RTC_IO_X32P_SLP_IE_M, RTC_CNTL_X32P_HOLD_FORCE_M, 9}, //32
  69. {RTC_IO_XTAL_32K_PAD_REG, RTC_IO_X32N_MUX_SEL_M, RTC_IO_X32N_FUN_SEL_S, RTC_IO_X32N_FUN_IE_M, RTC_IO_X32N_RUE_M, RTC_IO_X32N_RDE_M, RTC_IO_X32N_SLP_SEL_M, RTC_IO_X32N_SLP_IE_M, RTC_CNTL_X32N_HOLD_FORCE_M, 8}, //33
  70. {RTC_IO_ADC_PAD_REG, RTC_IO_ADC1_MUX_SEL_M, RTC_IO_ADC1_FUN_SEL_S, RTC_IO_ADC1_FUN_IE_M, 0, 0, RTC_IO_ADC1_SLP_SEL_M, RTC_IO_ADC1_SLP_IE_M, RTC_CNTL_ADC1_HOLD_FORCE_M, 4}, //34
  71. {RTC_IO_ADC_PAD_REG, RTC_IO_ADC2_MUX_SEL_M, RTC_IO_ADC2_FUN_SEL_S, RTC_IO_ADC2_FUN_IE_M, 0, 0, RTC_IO_ADC2_SLP_SEL_M, RTC_IO_ADC2_SLP_IE_M, RTC_CNTL_ADC2_HOLD_FORCE_M, 5}, //35
  72. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE1_MUX_SEL_M, RTC_IO_SENSE1_FUN_SEL_S, RTC_IO_SENSE1_FUN_IE_M, 0, 0, RTC_IO_SENSE1_SLP_SEL_M, RTC_IO_SENSE1_SLP_IE_M, RTC_CNTL_SENSE1_HOLD_FORCE_M, 0}, //36
  73. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE2_MUX_SEL_M, RTC_IO_SENSE2_FUN_SEL_S, RTC_IO_SENSE2_FUN_IE_M, 0, 0, RTC_IO_SENSE2_SLP_SEL_M, RTC_IO_SENSE2_SLP_IE_M, RTC_CNTL_SENSE2_HOLD_FORCE_M, 1}, //37
  74. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE3_MUX_SEL_M, RTC_IO_SENSE3_FUN_SEL_S, RTC_IO_SENSE3_FUN_IE_M, 0, 0, RTC_IO_SENSE3_SLP_SEL_M, RTC_IO_SENSE3_SLP_IE_M, RTC_CNTL_SENSE3_HOLD_FORCE_M, 2}, //38
  75. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE4_MUX_SEL_M, RTC_IO_SENSE4_FUN_SEL_S, RTC_IO_SENSE4_FUN_IE_M, 0, 0, RTC_IO_SENSE4_SLP_SEL_M, RTC_IO_SENSE4_SLP_IE_M, RTC_CNTL_SENSE4_HOLD_FORCE_M, 3}, //39
  76. };
  77. /*---------------------------------------------------------------
  78. RTC IO
  79. ---------------------------------------------------------------*/
  80. esp_err_t rtc_gpio_init(gpio_num_t gpio_num)
  81. {
  82. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  83. portENTER_CRITICAL(&rtc_spinlock);
  84. // 0: GPIO connected to digital GPIO module. 1: GPIO connected to analog RTC module.
  85. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, (rtc_gpio_desc[gpio_num].mux));
  86. //0:RTC FUNCIOTN 1,2,3:Reserved
  87. SET_PERI_REG_BITS(rtc_gpio_desc[gpio_num].reg, RTC_IO_TOUCH_PAD1_FUN_SEL_V, 0x0, rtc_gpio_desc[gpio_num].func);
  88. portEXIT_CRITICAL(&rtc_spinlock);
  89. return ESP_OK;
  90. }
  91. esp_err_t rtc_gpio_deinit(gpio_num_t gpio_num)
  92. {
  93. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  94. portENTER_CRITICAL(&rtc_spinlock);
  95. //Select Gpio as Digital Gpio
  96. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, (rtc_gpio_desc[gpio_num].mux));
  97. portEXIT_CRITICAL(&rtc_spinlock);
  98. return ESP_OK;
  99. }
  100. static esp_err_t rtc_gpio_output_enable(gpio_num_t gpio_num)
  101. {
  102. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  103. RTC_MODULE_CHECK(rtc_gpio_num != -1, "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  104. SET_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TS_S)));
  105. CLEAR_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TC_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TC_S)));
  106. return ESP_OK;
  107. }
  108. static esp_err_t rtc_gpio_output_disable(gpio_num_t gpio_num)
  109. {
  110. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  111. RTC_MODULE_CHECK(rtc_gpio_num != -1, "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  112. CLEAR_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TS_S)));
  113. SET_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TC_REG, (1 << ( rtc_gpio_num + RTC_GPIO_ENABLE_W1TC_S)));
  114. return ESP_OK;
  115. }
  116. static esp_err_t rtc_gpio_input_enable(gpio_num_t gpio_num)
  117. {
  118. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  119. portENTER_CRITICAL(&rtc_spinlock);
  120. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].ie);
  121. portEXIT_CRITICAL(&rtc_spinlock);
  122. return ESP_OK;
  123. }
  124. static esp_err_t rtc_gpio_input_disable(gpio_num_t gpio_num)
  125. {
  126. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  127. portENTER_CRITICAL(&rtc_spinlock);
  128. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].ie);
  129. portEXIT_CRITICAL(&rtc_spinlock);
  130. return ESP_OK;
  131. }
  132. esp_err_t rtc_gpio_set_level(gpio_num_t gpio_num, uint32_t level)
  133. {
  134. int rtc_gpio_num = rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;;
  135. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  136. if (level) {
  137. WRITE_PERI_REG(RTC_GPIO_OUT_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_OUT_DATA_W1TS_S)));
  138. } else {
  139. WRITE_PERI_REG(RTC_GPIO_OUT_W1TC_REG, (1 << (rtc_gpio_num + RTC_GPIO_OUT_DATA_W1TC_S)));
  140. }
  141. return ESP_OK;
  142. }
  143. uint32_t rtc_gpio_get_level(gpio_num_t gpio_num)
  144. {
  145. uint32_t level = 0;
  146. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  147. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  148. portENTER_CRITICAL(&rtc_spinlock);
  149. level = READ_PERI_REG(RTC_GPIO_IN_REG);
  150. portEXIT_CRITICAL(&rtc_spinlock);
  151. return ((level >> (RTC_GPIO_IN_NEXT_S + rtc_gpio_num)) & 0x01);
  152. }
  153. esp_err_t rtc_gpio_set_direction(gpio_num_t gpio_num, rtc_gpio_mode_t mode)
  154. {
  155. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  156. switch (mode) {
  157. case RTC_GPIO_MODE_INPUT_ONLY:
  158. rtc_gpio_output_disable(gpio_num);
  159. rtc_gpio_input_enable(gpio_num);
  160. break;
  161. case RTC_GPIO_MODE_OUTPUT_ONLY:
  162. rtc_gpio_output_enable(gpio_num);
  163. rtc_gpio_input_disable(gpio_num);
  164. break;
  165. case RTC_GPIO_MODE_INPUT_OUTUT:
  166. rtc_gpio_output_enable(gpio_num);
  167. rtc_gpio_input_enable(gpio_num);
  168. break;
  169. case RTC_GPIO_MODE_DISABLED:
  170. rtc_gpio_output_disable(gpio_num);
  171. rtc_gpio_input_disable(gpio_num);
  172. break;
  173. }
  174. return ESP_OK;
  175. }
  176. esp_err_t rtc_gpio_pullup_en(gpio_num_t gpio_num)
  177. {
  178. //this is a digital pad
  179. if (rtc_gpio_desc[gpio_num].pullup == 0) {
  180. return ESP_FAIL;
  181. }
  182. //this is a rtc pad
  183. portENTER_CRITICAL(&rtc_spinlock);
  184. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pullup);
  185. portEXIT_CRITICAL(&rtc_spinlock);
  186. return ESP_OK;
  187. }
  188. esp_err_t rtc_gpio_pulldown_en(gpio_num_t gpio_num)
  189. {
  190. //this is a digital pad
  191. if (rtc_gpio_desc[gpio_num].pulldown == 0) {
  192. return ESP_FAIL;
  193. }
  194. //this is a rtc pad
  195. portENTER_CRITICAL(&rtc_spinlock);
  196. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pulldown);
  197. portEXIT_CRITICAL(&rtc_spinlock);
  198. return ESP_OK;
  199. }
  200. esp_err_t rtc_gpio_pullup_dis(gpio_num_t gpio_num)
  201. {
  202. //this is a digital pad
  203. if ( rtc_gpio_desc[gpio_num].pullup == 0 ) {
  204. return ESP_FAIL;
  205. }
  206. //this is a rtc pad
  207. portENTER_CRITICAL(&rtc_spinlock);
  208. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pullup);
  209. portEXIT_CRITICAL(&rtc_spinlock);
  210. return ESP_OK;
  211. }
  212. esp_err_t rtc_gpio_pulldown_dis(gpio_num_t gpio_num)
  213. {
  214. //this is a digital pad
  215. if (rtc_gpio_desc[gpio_num].pulldown == 0) {
  216. return ESP_FAIL;
  217. }
  218. //this is a rtc pad
  219. portENTER_CRITICAL(&rtc_spinlock);
  220. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pulldown);
  221. portEXIT_CRITICAL(&rtc_spinlock);
  222. return ESP_OK;
  223. }
  224. void rtc_gpio_unhold_all()
  225. {
  226. for (int gpio = 0; gpio < GPIO_PIN_COUNT; ++gpio) {
  227. const rtc_gpio_desc_t* desc = &rtc_gpio_desc[gpio];
  228. if (desc->hold != 0) {
  229. REG_CLR_BIT(RTC_CNTL_HOLD_FORCE_REG, desc->hold);
  230. }
  231. }
  232. }
  233. /*---------------------------------------------------------------
  234. Touch Pad
  235. ---------------------------------------------------------------*/
  236. esp_err_t touch_pad_isr_handler_register(void(*fn)(void *), void *arg, int intr_alloc_flags, touch_isr_handle_t *handle)
  237. {
  238. RTC_MODULE_CHECK(fn, "Touch_Pad ISR null", ESP_ERR_INVALID_ARG);
  239. return esp_intr_alloc(ETS_RTC_CORE_INTR_SOURCE, intr_alloc_flags, fn, arg, handle);
  240. }
  241. static esp_err_t touch_pad_get_io_num(touch_pad_t touch_num, gpio_num_t *gpio_num)
  242. {
  243. switch (touch_num) {
  244. case TOUCH_PAD_NUM0:
  245. *gpio_num = 4;
  246. break;
  247. case TOUCH_PAD_NUM1:
  248. *gpio_num = 0;
  249. break;
  250. case TOUCH_PAD_NUM2:
  251. *gpio_num = 2;
  252. break;
  253. case TOUCH_PAD_NUM3:
  254. *gpio_num = 15;
  255. break;
  256. case TOUCH_PAD_NUM4:
  257. *gpio_num = 13;
  258. break;
  259. case TOUCH_PAD_NUM5:
  260. *gpio_num = 12;
  261. break;
  262. case TOUCH_PAD_NUM6:
  263. *gpio_num = 14;
  264. break;
  265. case TOUCH_PAD_NUM7:
  266. *gpio_num = 27;
  267. break;
  268. case TOUCH_PAD_NUM8:
  269. *gpio_num = 33;
  270. break;
  271. case TOUCH_PAD_NUM9:
  272. *gpio_num = 32;
  273. break;
  274. default:
  275. return ESP_ERR_INVALID_ARG;
  276. }
  277. return ESP_OK;
  278. }
  279. static esp_err_t touch_pad_init_config(uint16_t sleep_cycle, uint16_t sample_cycle_num)
  280. {
  281. portENTER_CRITICAL(&rtc_spinlock);
  282. SET_PERI_REG_BITS(RTC_IO_TOUCH_CFG_REG, RTC_IO_TOUCH_XPD_BIAS, 1, RTC_IO_TOUCH_XPD_BIAS_S);
  283. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_MEAS_EN_CLR);
  284. //clear touch enable
  285. WRITE_PERI_REG(SENS_SAR_TOUCH_ENABLE_REG, 0x0);
  286. //enable Rtc Touch pad Timer
  287. SET_PERI_REG_MASK(RTC_CNTL_STATE0_REG, RTC_CNTL_TOUCH_SLP_TIMER_EN);
  288. //config pad module sleep time and sample num
  289. //Touch pad SleepCycle Time = 150Khz
  290. SET_PERI_REG_BITS(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_SLEEP_CYCLES, sleep_cycle, SENS_TOUCH_SLEEP_CYCLES_S);//150kHZ
  291. //Touch Pad Measure Time= 8Mhz
  292. SET_PERI_REG_BITS(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_MEAS_DELAY, sample_cycle_num, SENS_TOUCH_MEAS_DELAY_S); //8Mhz
  293. portEXIT_CRITICAL(&rtc_spinlock);
  294. return ESP_OK;
  295. }
  296. void touch_pad_init()
  297. {
  298. touch_pad_init_config(TOUCH_PAD_SLEEP_CYCLE_CONFIG, TOUCH_PAD_MEASURE_CYCLE_CONFIG);
  299. }
  300. static void touch_pad_counter_init(touch_pad_t touch_num)
  301. {
  302. portENTER_CRITICAL(&rtc_spinlock);
  303. //Enable Tie,Init Level(Counter)
  304. SET_PERI_REG_MASK(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_TIE_OPT_M);
  305. //Touch Set Slop(Counter)
  306. SET_PERI_REG_BITS(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_DAC_V, 7, RTC_IO_TOUCH_PAD0_DAC_S);
  307. //Enable Touch Pad IO
  308. SET_PERI_REG_MASK(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_START_M);
  309. portEXIT_CRITICAL(&rtc_spinlock);
  310. }
  311. static void touch_pad_power_on(touch_pad_t touch_num)
  312. {
  313. portENTER_CRITICAL(&rtc_spinlock);
  314. //Enable Touch Pad Power on
  315. SET_PERI_REG_MASK(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_XPD_M);
  316. portEXIT_CRITICAL(&rtc_spinlock);
  317. }
  318. static void toch_pad_io_init(touch_pad_t touch_num)
  319. {
  320. gpio_num_t gpio_num = GPIO_NUM_0;
  321. touch_pad_get_io_num(touch_num, &gpio_num);
  322. rtc_gpio_init(gpio_num);
  323. rtc_gpio_set_direction(gpio_num, RTC_GPIO_MODE_DISABLED);
  324. rtc_gpio_pulldown_dis(gpio_num);
  325. rtc_gpio_pullup_dis(gpio_num);
  326. }
  327. static esp_err_t touch_start(touch_pad_t touch_num)
  328. {
  329. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  330. portENTER_CRITICAL(&rtc_spinlock);
  331. //Enable Digital rtc control :work mode and out mode
  332. SET_PERI_REG_MASK(SENS_SAR_TOUCH_ENABLE_REG, (1 << (touch_num + SENS_TOUCH_PAD_WORKEN_S)) | \
  333. (1 << (touch_num + SENS_TOUCH_PAD_OUTEN2_S)) | \
  334. (1 << (touch_num + SENS_TOUCH_PAD_OUTEN1_S)));
  335. portEXIT_CRITICAL(&rtc_spinlock);
  336. return ESP_OK;
  337. }
  338. esp_err_t touch_pad_config(touch_pad_t touch_num, uint16_t threshold)
  339. {
  340. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  341. portENTER_CRITICAL(&rtc_spinlock);
  342. //clear touch force ,select the Touch mode is Timer
  343. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_EN_M);
  344. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_FORCE_M);
  345. //set threshold
  346. uint8_t shift;
  347. shift = (touch_num & 1) ? SENS_TOUCH_OUT_TH1_S : SENS_TOUCH_OUT_TH0_S;
  348. SET_PERI_REG_BITS((SENS_SAR_TOUCH_THRES1_REG + (touch_num / 2) * 4), SENS_TOUCH_OUT_TH0, threshold, shift);
  349. //When touch value < threshold ,the Intr will give
  350. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_OUT_SEL);
  351. //Intr will give ,when SET0 < threshold
  352. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_OUT_1EN);
  353. //Enable Rtc Touch Module Intr,the Interrupt need Rtc out Enable
  354. SET_PERI_REG_MASK(RTC_CNTL_INT_ENA_REG, RTC_CNTL_TOUCH_INT_ENA);
  355. portEXIT_CRITICAL(&rtc_spinlock);
  356. touch_pad_power_on(touch_num);
  357. toch_pad_io_init(touch_num);
  358. touch_pad_counter_init(touch_num);
  359. touch_start(touch_num);
  360. return ESP_OK;
  361. }
  362. esp_err_t touch_pad_read(touch_pad_t touch_num, uint16_t *touch_value)
  363. {
  364. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  365. RTC_MODULE_CHECK(touch_value!=NULL, "touch_value", ESP_ERR_INVALID_ARG);
  366. uint32_t v0 = READ_PERI_REG(SENS_SAR_TOUCH_ENABLE_REG);
  367. portENTER_CRITICAL(&rtc_spinlock);
  368. SET_PERI_REG_MASK(SENS_SAR_TOUCH_ENABLE_REG, (1 << (touch_num)));
  369. //Disable Intr
  370. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_ENABLE_REG, (1 << (touch_num + SENS_TOUCH_PAD_OUTEN2_S)) | \
  371. ((1 << (touch_num + SENS_TOUCH_PAD_OUTEN1_S))));
  372. toch_pad_io_init(touch_num);
  373. touch_pad_counter_init(touch_num);
  374. touch_pad_power_on(touch_num);
  375. //force oneTime test start
  376. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_EN_M);
  377. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_FORCE_M);
  378. SET_PERI_REG_BITS(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_XPD_WAIT, 10, SENS_TOUCH_XPD_WAIT_S);
  379. while (GET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_MEAS_DONE) == 0) {};
  380. uint8_t shift = (touch_num & 1) ? SENS_TOUCH_MEAS_OUT1_S : SENS_TOUCH_MEAS_OUT0_S;
  381. *touch_value = READ_PERI_REG(SENS_SAR_TOUCH_OUT1_REG + (touch_num / 2) * 4) >> shift;
  382. WRITE_PERI_REG(SENS_SAR_TOUCH_ENABLE_REG, v0);
  383. //force oneTime test end
  384. //clear touch force ,select the Touch mode is Timer
  385. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_EN_M);
  386. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_FORCE_M);
  387. portEXIT_CRITICAL(&rtc_spinlock);
  388. return ESP_OK;
  389. }
  390. /*---------------------------------------------------------------
  391. ADC
  392. ---------------------------------------------------------------*/
  393. static esp_err_t adc1_pad_get_io_num(adc1_channel_t channel, gpio_num_t *gpio_num)
  394. {
  395. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  396. switch (channel) {
  397. case ADC1_CHANNEL_0:
  398. *gpio_num = 36;
  399. break;
  400. case ADC1_CHANNEL_1:
  401. *gpio_num = 37;
  402. break;
  403. case ADC1_CHANNEL_2:
  404. *gpio_num = 38;
  405. break;
  406. case ADC1_CHANNEL_3:
  407. *gpio_num = 39;
  408. break;
  409. case ADC1_CHANNEL_4:
  410. *gpio_num = 32;
  411. break;
  412. case ADC1_CHANNEL_5:
  413. *gpio_num = 33;
  414. break;
  415. case ADC1_CHANNEL_6:
  416. *gpio_num = 34;
  417. break;
  418. case ADC1_CHANNEL_7:
  419. *gpio_num = 35;
  420. break;
  421. default:
  422. return ESP_ERR_INVALID_ARG;
  423. }
  424. return ESP_OK;
  425. }
  426. static esp_err_t adc1_pad_init(adc1_channel_t channel)
  427. {
  428. gpio_num_t gpio_num = 0;
  429. ADC1_CHECK_FUNCTION_RET(adc1_pad_get_io_num(channel, &gpio_num));
  430. ADC1_CHECK_FUNCTION_RET(rtc_gpio_init(gpio_num));
  431. ADC1_CHECK_FUNCTION_RET(rtc_gpio_output_disable(gpio_num));
  432. ADC1_CHECK_FUNCTION_RET(rtc_gpio_input_disable(gpio_num));
  433. ADC1_CHECK_FUNCTION_RET(gpio_set_pull_mode(gpio_num, GPIO_FLOATING));
  434. return ESP_OK;
  435. }
  436. esp_err_t adc1_config_channel_atten(adc1_channel_t channel, adc_atten_t atten)
  437. {
  438. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  439. RTC_MODULE_CHECK(atten <= ADC_ATTEN_11db, "ADC Atten Err", ESP_ERR_INVALID_ARG);
  440. adc1_pad_init(channel);
  441. portENTER_CRITICAL(&rtc_spinlock);
  442. SET_PERI_REG_BITS(SENS_SAR_ATTEN1_REG, 3, atten, (channel * 2)); //SAR1_atten
  443. portEXIT_CRITICAL(&rtc_spinlock);
  444. return ESP_OK;
  445. }
  446. esp_err_t adc1_config_width(adc_bits_width_t width_bit)
  447. {
  448. portENTER_CRITICAL(&rtc_spinlock);
  449. SET_PERI_REG_BITS(SENS_SAR_START_FORCE_REG, SENS_SAR1_BIT_WIDTH_V, width_bit, SENS_SAR1_BIT_WIDTH_S); //SAR2_BIT_WIDTH[1:0]=0x3, SAR1_BIT_WIDTH[1:0]=0x3
  450. //Invert the adc value,the Output value is invert
  451. SET_PERI_REG_MASK(SENS_SAR_READ_CTRL_REG, SENS_SAR1_DATA_INV);
  452. //Set The adc sample width,invert adc value,must
  453. SET_PERI_REG_BITS(SENS_SAR_READ_CTRL_REG, SENS_SAR1_SAMPLE_BIT_V, width_bit, SENS_SAR1_SAMPLE_BIT_S); //digital sar1_bit_width[1:0]=3
  454. portEXIT_CRITICAL(&rtc_spinlock);
  455. return ESP_OK;
  456. }
  457. int adc1_get_voltage(adc1_channel_t channel)
  458. {
  459. uint16_t adc_value;
  460. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  461. portENTER_CRITICAL(&rtc_spinlock);
  462. //Adc Controler is Rtc module,not ulp coprocessor
  463. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 1, SENS_MEAS1_START_FORCE_S); //force pad mux and force start
  464. //Bit1=0:Fsm Bit1=1(Bit0=0:PownDown Bit10=1:Powerup)
  465. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S); //force XPD_SAR=0, use XPD_FSM
  466. //Disable Amp Bit1=0:Fsm Bit1=1(Bit0=0:PownDown Bit10=1:Powerup)
  467. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_AMP, 0x2, SENS_FORCE_XPD_AMP_S); //force XPD_AMP=0
  468. //Open the ADC1 Data port Not ulp coprocessor
  469. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 1, SENS_SAR1_EN_PAD_FORCE_S); //open the ADC1 data port
  470. //Select channel
  471. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, SENS_SAR1_EN_PAD, (1 << channel), SENS_SAR1_EN_PAD_S); //pad enable
  472. SET_PERI_REG_BITS(SENS_SAR_MEAS_CTRL_REG, 0xfff, 0x0, SENS_AMP_RST_FB_FSM_S); //[11:8]:short ref ground, [7:4]:short ref, [3:0]:rst fb
  473. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT1_REG, SENS_SAR_AMP_WAIT1, 0x1, SENS_SAR_AMP_WAIT1_S);
  474. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT1_REG, SENS_SAR_AMP_WAIT2, 0x1, SENS_SAR_AMP_WAIT2_S);
  475. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_SAR_AMP_WAIT3, 0x1, SENS_SAR_AMP_WAIT3_S);
  476. while (GET_PERI_REG_BITS2(SENS_SAR_SLAVE_ADDR1_REG, 0x7, SENS_MEAS_STATUS_S) != 0); //wait det_fsm==0
  477. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 0, SENS_MEAS1_START_SAR_S); //start force 0
  478. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 1, SENS_MEAS1_START_SAR_S); //start force 1
  479. while (GET_PERI_REG_MASK(SENS_SAR_MEAS_START1_REG, SENS_MEAS1_DONE_SAR) == 0) {}; //read done
  480. adc_value = GET_PERI_REG_BITS2(SENS_SAR_MEAS_START1_REG, SENS_MEAS1_DATA_SAR, SENS_MEAS1_DATA_SAR_S);
  481. portEXIT_CRITICAL(&rtc_spinlock);
  482. return adc_value;
  483. }
  484. /*---------------------------------------------------------------
  485. DAC
  486. ---------------------------------------------------------------*/
  487. static esp_err_t dac_pad_get_io_num(dac_channel_t channel, gpio_num_t *gpio_num)
  488. {
  489. RTC_MODULE_CHECK(channel < DAC_CHANNEL_MAX, "DAC Channel Err", ESP_ERR_INVALID_ARG);
  490. switch (channel) {
  491. case DAC_CHANNEL_1:
  492. *gpio_num = 25;
  493. break;
  494. case DAC_CHANNEL_2:
  495. *gpio_num = 26;
  496. break;
  497. default:
  498. return ESP_ERR_INVALID_ARG;
  499. }
  500. return ESP_OK;
  501. }
  502. static esp_err_t dac_rtc_pad_init(dac_channel_t channel)
  503. {
  504. RTC_MODULE_CHECK(channel < DAC_CHANNEL_MAX, "DAC Channel Err", ESP_ERR_INVALID_ARG);
  505. gpio_num_t gpio_num = 0;
  506. dac_pad_get_io_num(channel, &gpio_num);
  507. rtc_gpio_init(gpio_num);
  508. rtc_gpio_output_disable(gpio_num);
  509. rtc_gpio_input_disable(gpio_num);
  510. rtc_gpio_pullup_dis(gpio_num);
  511. rtc_gpio_pulldown_dis(gpio_num);
  512. return ESP_OK;
  513. }
  514. static esp_err_t dac_out_enable(dac_channel_t channel)
  515. {
  516. if (channel == DAC_CHANNEL_1) {
  517. portENTER_CRITICAL(&rtc_spinlock);
  518. SET_PERI_REG_MASK(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_XPD_DAC | RTC_IO_PDAC1_DAC_XPD_FORCE);
  519. portEXIT_CRITICAL(&rtc_spinlock);
  520. } else if (channel == DAC_CHANNEL_2) {
  521. portENTER_CRITICAL(&rtc_spinlock);
  522. SET_PERI_REG_MASK(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_XPD_DAC | RTC_IO_PDAC2_DAC_XPD_FORCE);
  523. portEXIT_CRITICAL(&rtc_spinlock);
  524. } else {
  525. return ESP_ERR_INVALID_ARG;
  526. }
  527. return ESP_OK;
  528. }
  529. esp_err_t dac_out_voltage(dac_channel_t channel, uint8_t dac_value)
  530. {
  531. RTC_MODULE_CHECK(channel < DAC_CHANNEL_MAX, "DAC Channel Err", ESP_ERR_INVALID_ARG);
  532. portENTER_CRITICAL(&rtc_spinlock);
  533. //Disable Tone
  534. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_SW_TONE_EN);
  535. //Disable Channel Tone
  536. if (channel == DAC_CHANNEL_1) {
  537. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN1_M);
  538. } else if (channel == DAC_CHANNEL_2) {
  539. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN2_M);
  540. }
  541. //Set the Dac value
  542. if (channel == DAC_CHANNEL_1) {
  543. SET_PERI_REG_BITS(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_DAC, dac_value, RTC_IO_PDAC1_DAC_S); //dac_output
  544. } else if (channel == DAC_CHANNEL_2) {
  545. SET_PERI_REG_BITS(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_DAC, dac_value, RTC_IO_PDAC2_DAC_S); //dac_output
  546. }
  547. portEXIT_CRITICAL(&rtc_spinlock);
  548. //dac pad init
  549. dac_rtc_pad_init(channel);
  550. dac_out_enable(channel);
  551. return ESP_OK;
  552. }
  553. /*---------------------------------------------------------------
  554. HALL SENSOR
  555. ---------------------------------------------------------------*/
  556. static int hall_sensor_get_value() //hall sensor without LNA
  557. {
  558. int Sens_Vp0;
  559. int Sens_Vn0;
  560. int Sens_Vp1;
  561. int Sens_Vn1;
  562. int hall_value;
  563. portENTER_CRITICAL(&rtc_spinlock);
  564. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_XPD_HALL_FORCE_M); // hall sens force enable
  565. SET_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_XPD_HALL); // xpd hall
  566. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_HALL_PHASE_FORCE_M); // phase force
  567. CLEAR_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_HALL_PHASE); // hall phase
  568. Sens_Vp0 = adc1_get_voltage(ADC1_CHANNEL_0);
  569. Sens_Vn0 = adc1_get_voltage(ADC1_CHANNEL_3);
  570. SET_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_HALL_PHASE);
  571. Sens_Vp1 = adc1_get_voltage(ADC1_CHANNEL_0);
  572. Sens_Vn1 = adc1_get_voltage(ADC1_CHANNEL_3);
  573. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S);
  574. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_XPD_HALL_FORCE);
  575. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_HALL_PHASE_FORCE);
  576. portEXIT_CRITICAL(&rtc_spinlock);
  577. hall_value = (Sens_Vp1 - Sens_Vp0) - (Sens_Vn1 - Sens_Vn0);
  578. return hall_value;
  579. }
  580. int hall_sensor_read()
  581. {
  582. adc1_pad_init(ADC1_CHANNEL_0);
  583. adc1_pad_init(ADC1_CHANNEL_3);
  584. adc1_config_channel_atten(ADC1_CHANNEL_0, ADC_ATTEN_0db);
  585. adc1_config_channel_atten(ADC1_CHANNEL_3, ADC_ATTEN_0db);
  586. return hall_sensor_get_value();
  587. }