cpu_start.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "rom/ets_sys.h"
  19. #include "rom/uart.h"
  20. #include "rom/rtc.h"
  21. #include "rom/cache.h"
  22. #include "soc/cpu.h"
  23. #include "soc/rtc.h"
  24. #include "soc/dport_reg.h"
  25. #include "soc/io_mux_reg.h"
  26. #include "soc/rtc_cntl_reg.h"
  27. #include "soc/timer_group_reg.h"
  28. #include "soc/rtc_wdt.h"
  29. #include "soc/efuse_reg.h"
  30. #include "driver/rtc_io.h"
  31. #include "freertos/FreeRTOS.h"
  32. #include "freertos/task.h"
  33. #include "freertos/semphr.h"
  34. #include "freertos/queue.h"
  35. #include "freertos/portmacro.h"
  36. #include "esp_heap_caps_init.h"
  37. #include "sdkconfig.h"
  38. #include "esp_system.h"
  39. #include "esp_spi_flash.h"
  40. #include "nvs_flash.h"
  41. #include "esp_event.h"
  42. #include "esp_spi_flash.h"
  43. #include "esp_ipc.h"
  44. #include "esp_crosscore_int.h"
  45. #include "esp_dport_access.h"
  46. #include "esp_log.h"
  47. #include "esp_vfs_dev.h"
  48. #include "esp_newlib.h"
  49. #include "esp_brownout.h"
  50. #include "esp_int_wdt.h"
  51. #include "esp_task.h"
  52. #include "esp_task_wdt.h"
  53. #include "esp_phy_init.h"
  54. #include "esp_cache_err_int.h"
  55. #include "esp_coexist_internal.h"
  56. #include "esp_panic.h"
  57. #include "esp_core_dump.h"
  58. #include "esp_app_trace.h"
  59. #include "esp_dbg_stubs.h"
  60. #include "esp_efuse.h"
  61. #include "esp_spiram.h"
  62. #include "esp_clk_internal.h"
  63. #include "esp_timer.h"
  64. #include "esp_pm.h"
  65. #include "pm_impl.h"
  66. #include "trax.h"
  67. #include "esp_ota_ops.h"
  68. #define STRINGIFY(s) STRINGIFY2(s)
  69. #define STRINGIFY2(s) #s
  70. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  71. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  72. #if !CONFIG_FREERTOS_UNICORE
  73. static void IRAM_ATTR call_start_cpu1() __attribute__((noreturn));
  74. void start_cpu1(void) __attribute__((weak, alias("start_cpu1_default"))) __attribute__((noreturn));
  75. void start_cpu1_default(void) IRAM_ATTR __attribute__((noreturn));
  76. static bool app_cpu_started = false;
  77. #endif //!CONFIG_FREERTOS_UNICORE
  78. static void do_global_ctors(void);
  79. static void main_task(void* args);
  80. extern void app_main(void);
  81. extern esp_err_t esp_pthread_init(void);
  82. extern int _bss_start;
  83. extern int _bss_end;
  84. extern int _rtc_bss_start;
  85. extern int _rtc_bss_end;
  86. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  87. extern int _ext_ram_bss_start;
  88. extern int _ext_ram_bss_end;
  89. #endif
  90. extern int _init_start;
  91. extern void (*__init_array_start)(void);
  92. extern void (*__init_array_end)(void);
  93. extern volatile int port_xSchedulerRunning[2];
  94. static const char* TAG = "cpu_start";
  95. struct object { long placeholder[ 10 ]; };
  96. void __register_frame_info (const void *begin, struct object *ob);
  97. extern char __eh_frame[];
  98. //If CONFIG_SPIRAM_IGNORE_NOTFOUND is set and external RAM is not found or errors out on testing, this is set to false.
  99. static bool s_spiram_okay=true;
  100. /*
  101. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  102. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  103. */
  104. void IRAM_ATTR call_start_cpu0()
  105. {
  106. #if CONFIG_FREERTOS_UNICORE
  107. RESET_REASON rst_reas[1];
  108. #else
  109. RESET_REASON rst_reas[2];
  110. #endif
  111. cpu_configure_region_protection();
  112. cpu_init_memctl();
  113. //Move exception vectors to IRAM
  114. asm volatile (\
  115. "wsr %0, vecbase\n" \
  116. ::"r"(&_init_start));
  117. rst_reas[0] = rtc_get_reset_reason(0);
  118. #if !CONFIG_FREERTOS_UNICORE
  119. rst_reas[1] = rtc_get_reset_reason(1);
  120. #endif
  121. // from panic handler we can be reset by RWDT or TG0WDT
  122. if (rst_reas[0] == RTCWDT_SYS_RESET || rst_reas[0] == TG0WDT_SYS_RESET
  123. #if !CONFIG_FREERTOS_UNICORE
  124. || rst_reas[1] == RTCWDT_SYS_RESET || rst_reas[1] == TG0WDT_SYS_RESET
  125. #endif
  126. ) {
  127. #ifndef CONFIG_BOOTLOADER_WDT_ENABLE
  128. rtc_wdt_disable();
  129. #endif
  130. }
  131. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  132. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  133. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  134. if (rst_reas[0] != DEEPSLEEP_RESET) {
  135. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  136. }
  137. #if CONFIG_SPIRAM_BOOT_INIT
  138. esp_spiram_init_cache();
  139. if (esp_spiram_init() != ESP_OK) {
  140. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  141. ESP_EARLY_LOGE(TAG, "Failed to init external RAM, needed for external .bss segment");
  142. abort();
  143. #endif
  144. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  145. ESP_EARLY_LOGI(TAG, "Failed to init external RAM; continuing without it.");
  146. s_spiram_okay = false;
  147. #else
  148. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  149. abort();
  150. #endif
  151. }
  152. #endif
  153. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  154. if (LOG_LOCAL_LEVEL >= ESP_LOG_INFO) {
  155. const esp_app_desc_t *app_desc = esp_ota_get_app_description();
  156. ESP_EARLY_LOGI(TAG, "Application information:");
  157. #ifndef CONFIG_APP_EXCLUDE_PROJECT_NAME_VAR
  158. ESP_EARLY_LOGI(TAG, "Project name: %s", app_desc->project_name);
  159. #endif
  160. #ifndef CONFIG_APP_EXCLUDE_PROJECT_VER_VAR
  161. ESP_EARLY_LOGI(TAG, "App version: %s", app_desc->version);
  162. #endif
  163. #ifdef CONFIG_APP_SECURE_VERSION
  164. ESP_EARLY_LOGI(TAG, "Secure version: %d", app_desc->secure_version);
  165. #endif
  166. #ifdef CONFIG_APP_COMPILE_TIME_DATE
  167. ESP_EARLY_LOGI(TAG, "Compile time: %s %s", app_desc->date, app_desc->time);
  168. #endif
  169. char buf[17];
  170. esp_ota_get_app_elf_sha256(buf, sizeof(buf));
  171. ESP_EARLY_LOGI(TAG, "ELF file SHA256: %s...", buf);
  172. ESP_EARLY_LOGI(TAG, "ESP-IDF: %s", app_desc->idf_ver);
  173. }
  174. #if !CONFIG_FREERTOS_UNICORE
  175. if (REG_GET_BIT(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_VER_DIS_APP_CPU)) {
  176. ESP_EARLY_LOGE(TAG, "Running on single core chip, but application is built with dual core support.");
  177. ESP_EARLY_LOGE(TAG, "Please enable CONFIG_FREERTOS_UNICORE option in menuconfig.");
  178. abort();
  179. }
  180. ESP_EARLY_LOGI(TAG, "Starting app cpu, entry point is %p", call_start_cpu1);
  181. //Flush and enable icache for APP CPU
  182. Cache_Flush(1);
  183. Cache_Read_Enable(1);
  184. esp_cpu_unstall(1);
  185. // Enable clock and reset APP CPU. Note that OpenOCD may have already
  186. // enabled clock and taken APP CPU out of reset. In this case don't reset
  187. // APP CPU again, as that will clear the breakpoints which may have already
  188. // been set.
  189. if (!DPORT_GET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN)) {
  190. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  191. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_C_REG, DPORT_APPCPU_RUNSTALL);
  192. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  193. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  194. }
  195. ets_set_appcpu_boot_addr((uint32_t)call_start_cpu1);
  196. while (!app_cpu_started) {
  197. ets_delay_us(100);
  198. }
  199. #else
  200. ESP_EARLY_LOGI(TAG, "Single core mode");
  201. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  202. #endif
  203. #if CONFIG_SPIRAM_MEMTEST
  204. if (s_spiram_okay) {
  205. bool ext_ram_ok=esp_spiram_test();
  206. if (!ext_ram_ok) {
  207. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  208. abort();
  209. }
  210. }
  211. #endif
  212. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  213. memset(&_ext_ram_bss_start, 0, (&_ext_ram_bss_end - &_ext_ram_bss_start) * sizeof(_ext_ram_bss_start));
  214. #endif
  215. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  216. If the heap allocator is initialized first, it will put free memory linked list items into
  217. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  218. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  219. works around this problem.
  220. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  221. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  222. fail initializing it properly. */
  223. heap_caps_init();
  224. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  225. start_cpu0();
  226. }
  227. #if !CONFIG_FREERTOS_UNICORE
  228. static void wdt_reset_cpu1_info_enable(void)
  229. {
  230. DPORT_REG_SET_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_PDEBUG_ENABLE | DPORT_APP_CPU_RECORD_ENABLE);
  231. DPORT_REG_CLR_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_RECORD_ENABLE);
  232. }
  233. void IRAM_ATTR call_start_cpu1()
  234. {
  235. asm volatile (\
  236. "wsr %0, vecbase\n" \
  237. ::"r"(&_init_start));
  238. ets_set_appcpu_boot_addr(0);
  239. cpu_configure_region_protection();
  240. cpu_init_memctl();
  241. #if CONFIG_CONSOLE_UART_NONE
  242. ets_install_putc1(NULL);
  243. ets_install_putc2(NULL);
  244. #else // CONFIG_CONSOLE_UART_NONE
  245. uartAttach();
  246. ets_install_uart_printf();
  247. uart_tx_switch(CONFIG_CONSOLE_UART_NUM);
  248. #endif
  249. wdt_reset_cpu1_info_enable();
  250. ESP_EARLY_LOGI(TAG, "App cpu up.");
  251. app_cpu_started = 1;
  252. start_cpu1();
  253. }
  254. #endif //!CONFIG_FREERTOS_UNICORE
  255. static void intr_matrix_clear(void)
  256. {
  257. //Clear all the interrupt matrix register
  258. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i <= ETS_CACHE_IA_INTR_SOURCE; i++) {
  259. intr_matrix_set(0, i, ETS_INVALID_INUM);
  260. #if !CONFIG_FREERTOS_UNICORE
  261. intr_matrix_set(1, i, ETS_INVALID_INUM);
  262. #endif
  263. }
  264. }
  265. void start_cpu0_default(void)
  266. {
  267. esp_err_t err;
  268. esp_setup_syscall_table();
  269. if (s_spiram_okay) {
  270. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  271. esp_err_t r=esp_spiram_add_to_heapalloc();
  272. if (r != ESP_OK) {
  273. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  274. abort();
  275. }
  276. #if CONFIG_SPIRAM_USE_MALLOC
  277. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  278. #endif
  279. #endif
  280. }
  281. //Enable trace memory and immediately start trace.
  282. #if CONFIG_ESP32_TRAX
  283. #if CONFIG_ESP32_TRAX_TWOBANKS
  284. trax_enable(TRAX_ENA_PRO_APP);
  285. #else
  286. trax_enable(TRAX_ENA_PRO);
  287. #endif
  288. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  289. #endif
  290. esp_clk_init();
  291. esp_perip_clk_init();
  292. intr_matrix_clear();
  293. #ifndef CONFIG_CONSOLE_UART_NONE
  294. #ifdef CONFIG_PM_ENABLE
  295. const int uart_clk_freq = REF_CLK_FREQ;
  296. /* When DFS is enabled, use REFTICK as UART clock source */
  297. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  298. #else
  299. const int uart_clk_freq = APB_CLK_FREQ;
  300. #endif // CONFIG_PM_DFS_ENABLE
  301. uart_div_modify(CONFIG_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_CONSOLE_UART_BAUDRATE);
  302. #endif // CONFIG_CONSOLE_UART_NONE
  303. #if CONFIG_BROWNOUT_DET
  304. esp_brownout_init();
  305. #endif
  306. #if CONFIG_DISABLE_BASIC_ROM_CONSOLE
  307. esp_efuse_disable_basic_rom_console();
  308. #endif
  309. rtc_gpio_force_hold_dis_all();
  310. esp_vfs_dev_uart_register();
  311. esp_reent_init(_GLOBAL_REENT);
  312. #ifndef CONFIG_CONSOLE_UART_NONE
  313. const char* default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_CONSOLE_UART_NUM);
  314. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  315. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  316. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  317. #else
  318. _GLOBAL_REENT->_stdin = (FILE*) &__sf_fake_stdin;
  319. _GLOBAL_REENT->_stdout = (FILE*) &__sf_fake_stdout;
  320. _GLOBAL_REENT->_stderr = (FILE*) &__sf_fake_stderr;
  321. #endif
  322. esp_timer_init();
  323. esp_set_time_from_rtc();
  324. #if CONFIG_ESP32_APPTRACE_ENABLE
  325. err = esp_apptrace_init();
  326. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  327. #endif
  328. #if CONFIG_SYSVIEW_ENABLE
  329. SEGGER_SYSVIEW_Conf();
  330. #endif
  331. #if CONFIG_ESP32_DEBUG_STUBS_ENABLE
  332. esp_dbg_stubs_init();
  333. #endif
  334. err = esp_pthread_init();
  335. assert(err == ESP_OK && "Failed to init pthread module!");
  336. do_global_ctors();
  337. #if CONFIG_INT_WDT
  338. esp_int_wdt_init();
  339. //Initialize the interrupt watch dog for CPU0.
  340. esp_int_wdt_cpu_init();
  341. #endif
  342. esp_cache_err_int_init();
  343. esp_crosscore_int_init();
  344. #ifndef CONFIG_FREERTOS_UNICORE
  345. esp_dport_access_int_init();
  346. #endif
  347. spi_flash_init();
  348. /* init default OS-aware flash access critical section */
  349. spi_flash_guard_set(&g_flash_guard_default_ops);
  350. #ifdef CONFIG_PM_ENABLE
  351. esp_pm_impl_init();
  352. #ifdef CONFIG_PM_DFS_INIT_AUTO
  353. rtc_cpu_freq_t max_freq;
  354. rtc_clk_cpu_freq_from_mhz(CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ, &max_freq);
  355. esp_pm_config_esp32_t cfg = {
  356. .max_cpu_freq = max_freq,
  357. .min_cpu_freq = RTC_CPU_FREQ_XTAL
  358. };
  359. esp_pm_configure(&cfg);
  360. #endif //CONFIG_PM_DFS_INIT_AUTO
  361. #endif //CONFIG_PM_ENABLE
  362. #if CONFIG_ESP32_ENABLE_COREDUMP
  363. esp_core_dump_init();
  364. size_t core_data_sz = 0;
  365. size_t core_data_addr = 0;
  366. if (esp_core_dump_image_get(&core_data_addr, &core_data_sz) == ESP_OK && core_data_sz > 0) {
  367. ESP_LOGI(TAG, "Found core dump %d bytes in flash @ 0x%x", core_data_sz, core_data_addr);
  368. }
  369. #endif
  370. #if CONFIG_SW_COEXIST_ENABLE
  371. esp_coex_adapter_register(&g_coex_adapter_funcs);
  372. #endif
  373. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  374. ESP_TASK_MAIN_STACK, NULL,
  375. ESP_TASK_MAIN_PRIO, NULL, 0);
  376. assert(res == pdTRUE);
  377. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  378. vTaskStartScheduler();
  379. abort(); /* Only get to here if not enough free heap to start scheduler */
  380. }
  381. #if !CONFIG_FREERTOS_UNICORE
  382. void start_cpu1_default(void)
  383. {
  384. // Wait for FreeRTOS initialization to finish on PRO CPU
  385. while (port_xSchedulerRunning[0] == 0) {
  386. ;
  387. }
  388. #if CONFIG_ESP32_TRAX_TWOBANKS
  389. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  390. #endif
  391. #if CONFIG_ESP32_APPTRACE_ENABLE
  392. esp_err_t err = esp_apptrace_init();
  393. assert(err == ESP_OK && "Failed to init apptrace module on APP CPU!");
  394. #endif
  395. #if CONFIG_INT_WDT
  396. //Initialize the interrupt watch dog for CPU1.
  397. esp_int_wdt_cpu_init();
  398. #endif
  399. //Take care putting stuff here: if asked, FreeRTOS will happily tell you the scheduler
  400. //has started, but it isn't active *on this CPU* yet.
  401. esp_cache_err_int_init();
  402. esp_crosscore_int_init();
  403. esp_dport_access_int_init();
  404. ESP_EARLY_LOGI(TAG, "Starting scheduler on APP CPU.");
  405. xPortStartScheduler();
  406. abort(); /* Only get to here if FreeRTOS somehow very broken */
  407. }
  408. #endif //!CONFIG_FREERTOS_UNICORE
  409. #ifdef CONFIG_CXX_EXCEPTIONS
  410. size_t __cxx_eh_arena_size_get()
  411. {
  412. return CONFIG_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  413. }
  414. #endif
  415. static void do_global_ctors(void)
  416. {
  417. #ifdef CONFIG_CXX_EXCEPTIONS
  418. static struct object ob;
  419. __register_frame_info( __eh_frame, &ob );
  420. #endif
  421. void (**p)(void);
  422. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  423. (*p)();
  424. }
  425. }
  426. static void main_task(void* args)
  427. {
  428. #if !CONFIG_FREERTOS_UNICORE
  429. // Wait for FreeRTOS initialization to finish on APP CPU, before replacing its startup stack
  430. while (port_xSchedulerRunning[1] == 0) {
  431. ;
  432. }
  433. #endif
  434. //Enable allocation in region where the startup stacks were located.
  435. heap_caps_enable_nonos_stack_heaps();
  436. // Now we have startup stack RAM available for heap, enable any DMA pool memory
  437. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  438. esp_err_t r = esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  439. if (r != ESP_OK) {
  440. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool (error 0x%x)", r);
  441. abort();
  442. }
  443. #endif
  444. //Initialize task wdt if configured to do so
  445. #ifdef CONFIG_TASK_WDT_PANIC
  446. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_TASK_WDT_TIMEOUT_S, true));
  447. #elif CONFIG_TASK_WDT
  448. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_TASK_WDT_TIMEOUT_S, false));
  449. #endif
  450. //Add IDLE 0 to task wdt
  451. #ifdef CONFIG_TASK_WDT_CHECK_IDLE_TASK_CPU0
  452. TaskHandle_t idle_0 = xTaskGetIdleTaskHandleForCPU(0);
  453. if(idle_0 != NULL){
  454. ESP_ERROR_CHECK(esp_task_wdt_add(idle_0));
  455. }
  456. #endif
  457. //Add IDLE 1 to task wdt
  458. #ifdef CONFIG_TASK_WDT_CHECK_IDLE_TASK_CPU1
  459. TaskHandle_t idle_1 = xTaskGetIdleTaskHandleForCPU(1);
  460. if(idle_1 != NULL){
  461. ESP_ERROR_CHECK(esp_task_wdt_add(idle_1));
  462. }
  463. #endif
  464. // Now that the application is about to start, disable boot watchdog
  465. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  466. rtc_wdt_disable();
  467. #endif
  468. #ifdef CONFIG_EFUSE_SECURE_VERSION_EMULATE
  469. const esp_partition_t *efuse_partition = esp_partition_find_first(ESP_PARTITION_TYPE_DATA, ESP_PARTITION_SUBTYPE_DATA_EFUSE_EM, NULL);
  470. if (efuse_partition) {
  471. esp_efuse_init(efuse_partition->address, efuse_partition->size);
  472. }
  473. #endif
  474. app_main();
  475. vTaskDelete(NULL);
  476. }