cpu_start.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "rom/ets_sys.h"
  19. #include "rom/uart.h"
  20. #include "rom/rtc.h"
  21. #include "rom/cache.h"
  22. #include "soc/cpu.h"
  23. #include "soc/rtc.h"
  24. #include "soc/dport_reg.h"
  25. #include "soc/io_mux_reg.h"
  26. #include "soc/rtc_cntl_reg.h"
  27. #include "soc/timer_group_reg.h"
  28. #include "soc/rtc_wdt.h"
  29. #include "driver/rtc_io.h"
  30. #include "freertos/FreeRTOS.h"
  31. #include "freertos/task.h"
  32. #include "freertos/semphr.h"
  33. #include "freertos/queue.h"
  34. #include "freertos/portmacro.h"
  35. #include "esp_heap_caps_init.h"
  36. #include "sdkconfig.h"
  37. #include "esp_system.h"
  38. #include "esp_spi_flash.h"
  39. #include "nvs_flash.h"
  40. #include "esp_event.h"
  41. #include "esp_spi_flash.h"
  42. #include "esp_ipc.h"
  43. #include "esp_crosscore_int.h"
  44. #include "esp_dport_access.h"
  45. #include "esp_log.h"
  46. #include "esp_vfs_dev.h"
  47. #include "esp_newlib.h"
  48. #include "esp_brownout.h"
  49. #include "esp_int_wdt.h"
  50. #include "esp_task.h"
  51. #include "esp_task_wdt.h"
  52. #include "esp_phy_init.h"
  53. #include "esp_cache_err_int.h"
  54. #include "esp_coexist.h"
  55. #include "esp_panic.h"
  56. #include "esp_core_dump.h"
  57. #include "esp_app_trace.h"
  58. #include "esp_dbg_stubs.h"
  59. #include "esp_efuse.h"
  60. #include "esp_spiram.h"
  61. #include "esp_clk_internal.h"
  62. #include "esp_timer.h"
  63. #include "esp_pm.h"
  64. #include "pm_impl.h"
  65. #include "trax.h"
  66. #define STRINGIFY(s) STRINGIFY2(s)
  67. #define STRINGIFY2(s) #s
  68. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  69. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  70. #if !CONFIG_FREERTOS_UNICORE
  71. static void IRAM_ATTR call_start_cpu1() __attribute__((noreturn));
  72. void start_cpu1(void) __attribute__((weak, alias("start_cpu1_default"))) __attribute__((noreturn));
  73. void start_cpu1_default(void) IRAM_ATTR __attribute__((noreturn));
  74. static bool app_cpu_started = false;
  75. #endif //!CONFIG_FREERTOS_UNICORE
  76. static void do_global_ctors(void);
  77. static void main_task(void* args);
  78. extern void app_main(void);
  79. extern esp_err_t esp_pthread_init(void);
  80. extern int _bss_start;
  81. extern int _bss_end;
  82. extern int _rtc_bss_start;
  83. extern int _rtc_bss_end;
  84. extern int _init_start;
  85. extern void (*__init_array_start)(void);
  86. extern void (*__init_array_end)(void);
  87. extern volatile int port_xSchedulerRunning[2];
  88. static const char* TAG = "cpu_start";
  89. struct object { long placeholder[ 10 ]; };
  90. void __register_frame_info (const void *begin, struct object *ob);
  91. extern char __eh_frame[];
  92. //If CONFIG_SPIRAM_IGNORE_NOTFOUND is set and external RAM is not found or errors out on testing, this is set to false.
  93. static bool s_spiram_okay=true;
  94. /*
  95. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  96. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  97. */
  98. void IRAM_ATTR call_start_cpu0()
  99. {
  100. #if CONFIG_FREERTOS_UNICORE
  101. RESET_REASON rst_reas[1];
  102. #else
  103. RESET_REASON rst_reas[2];
  104. #endif
  105. cpu_configure_region_protection();
  106. //Move exception vectors to IRAM
  107. asm volatile (\
  108. "wsr %0, vecbase\n" \
  109. ::"r"(&_init_start));
  110. rst_reas[0] = rtc_get_reset_reason(0);
  111. #if !CONFIG_FREERTOS_UNICORE
  112. rst_reas[1] = rtc_get_reset_reason(1);
  113. #endif
  114. // from panic handler we can be reset by RWDT or TG0WDT
  115. if (rst_reas[0] == RTCWDT_SYS_RESET || rst_reas[0] == TG0WDT_SYS_RESET
  116. #if !CONFIG_FREERTOS_UNICORE
  117. || rst_reas[1] == RTCWDT_SYS_RESET || rst_reas[1] == TG0WDT_SYS_RESET
  118. #endif
  119. ) {
  120. rtc_wdt_disable();
  121. }
  122. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  123. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  124. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  125. if (rst_reas[0] != DEEPSLEEP_RESET) {
  126. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  127. }
  128. #if CONFIG_SPIRAM_BOOT_INIT
  129. esp_spiram_init_cache();
  130. if (esp_spiram_init() != ESP_OK) {
  131. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  132. ESP_EARLY_LOGI(TAG, "Failed to init external RAM; continuing without it.");
  133. s_spiram_okay = false;
  134. #else
  135. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  136. abort();
  137. #endif
  138. }
  139. #endif
  140. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  141. #if !CONFIG_FREERTOS_UNICORE
  142. ESP_EARLY_LOGI(TAG, "Starting app cpu, entry point is %p", call_start_cpu1);
  143. //Flush and enable icache for APP CPU
  144. Cache_Flush(1);
  145. Cache_Read_Enable(1);
  146. esp_cpu_unstall(1);
  147. // Enable clock and reset APP CPU. Note that OpenOCD may have already
  148. // enabled clock and taken APP CPU out of reset. In this case don't reset
  149. // APP CPU again, as that will clear the breakpoints which may have already
  150. // been set.
  151. if (!DPORT_GET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN)) {
  152. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  153. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_C_REG, DPORT_APPCPU_RUNSTALL);
  154. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  155. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  156. }
  157. ets_set_appcpu_boot_addr((uint32_t)call_start_cpu1);
  158. while (!app_cpu_started) {
  159. ets_delay_us(100);
  160. }
  161. #else
  162. ESP_EARLY_LOGI(TAG, "Single core mode");
  163. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  164. #endif
  165. #if CONFIG_SPIRAM_MEMTEST
  166. if (s_spiram_okay) {
  167. bool ext_ram_ok=esp_spiram_test();
  168. if (!ext_ram_ok) {
  169. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  170. abort();
  171. }
  172. }
  173. #endif
  174. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  175. If the heap allocator is initialized first, it will put free memory linked list items into
  176. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  177. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  178. works around this problem.
  179. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  180. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  181. fail initializing it properly. */
  182. heap_caps_init();
  183. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  184. start_cpu0();
  185. }
  186. #if !CONFIG_FREERTOS_UNICORE
  187. static void wdt_reset_cpu1_info_enable(void)
  188. {
  189. DPORT_REG_SET_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_PDEBUG_ENABLE | DPORT_APP_CPU_RECORD_ENABLE);
  190. DPORT_REG_CLR_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_RECORD_ENABLE);
  191. }
  192. void IRAM_ATTR call_start_cpu1()
  193. {
  194. asm volatile (\
  195. "wsr %0, vecbase\n" \
  196. ::"r"(&_init_start));
  197. ets_set_appcpu_boot_addr(0);
  198. cpu_configure_region_protection();
  199. #if CONFIG_CONSOLE_UART_NONE
  200. ets_install_putc1(NULL);
  201. ets_install_putc2(NULL);
  202. #else // CONFIG_CONSOLE_UART_NONE
  203. uartAttach();
  204. ets_install_uart_printf();
  205. uart_tx_switch(CONFIG_CONSOLE_UART_NUM);
  206. #endif
  207. wdt_reset_cpu1_info_enable();
  208. ESP_EARLY_LOGI(TAG, "App cpu up.");
  209. app_cpu_started = 1;
  210. start_cpu1();
  211. }
  212. #endif //!CONFIG_FREERTOS_UNICORE
  213. static void intr_matrix_clear(void)
  214. {
  215. //Clear all the interrupt matrix register
  216. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i <= ETS_CACHE_IA_INTR_SOURCE; i++) {
  217. intr_matrix_set(0, i, ETS_INVALID_INUM);
  218. #if !CONFIG_FREERTOS_UNICORE
  219. intr_matrix_set(1, i, ETS_INVALID_INUM);
  220. #endif
  221. }
  222. }
  223. void start_cpu0_default(void)
  224. {
  225. esp_err_t err;
  226. esp_setup_syscall_table();
  227. if (s_spiram_okay) {
  228. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  229. esp_err_t r=esp_spiram_add_to_heapalloc();
  230. if (r != ESP_OK) {
  231. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  232. abort();
  233. }
  234. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  235. r=esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  236. if (r != ESP_OK) {
  237. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool!");
  238. abort();
  239. }
  240. #endif
  241. #if CONFIG_SPIRAM_USE_MALLOC
  242. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  243. #endif
  244. #endif
  245. }
  246. //Enable trace memory and immediately start trace.
  247. #if CONFIG_ESP32_TRAX
  248. #if CONFIG_ESP32_TRAX_TWOBANKS
  249. trax_enable(TRAX_ENA_PRO_APP);
  250. #else
  251. trax_enable(TRAX_ENA_PRO);
  252. #endif
  253. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  254. #endif
  255. esp_clk_init();
  256. esp_perip_clk_init();
  257. intr_matrix_clear();
  258. #ifndef CONFIG_CONSOLE_UART_NONE
  259. #ifdef CONFIG_PM_ENABLE
  260. const int uart_clk_freq = REF_CLK_FREQ;
  261. /* When DFS is enabled, use REFTICK as UART clock source */
  262. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  263. #else
  264. const int uart_clk_freq = APB_CLK_FREQ;
  265. #endif // CONFIG_PM_DFS_ENABLE
  266. uart_div_modify(CONFIG_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_CONSOLE_UART_BAUDRATE);
  267. #endif // CONFIG_CONSOLE_UART_NONE
  268. #if CONFIG_BROWNOUT_DET
  269. esp_brownout_init();
  270. #endif
  271. #if CONFIG_DISABLE_BASIC_ROM_CONSOLE
  272. esp_efuse_disable_basic_rom_console();
  273. #endif
  274. rtc_gpio_force_hold_dis_all();
  275. esp_vfs_dev_uart_register();
  276. esp_reent_init(_GLOBAL_REENT);
  277. #ifndef CONFIG_CONSOLE_UART_NONE
  278. const char* default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_CONSOLE_UART_NUM);
  279. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  280. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  281. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  282. #else
  283. _GLOBAL_REENT->_stdin = (FILE*) &__sf_fake_stdin;
  284. _GLOBAL_REENT->_stdout = (FILE*) &__sf_fake_stdout;
  285. _GLOBAL_REENT->_stderr = (FILE*) &__sf_fake_stderr;
  286. #endif
  287. esp_timer_init();
  288. esp_set_time_from_rtc();
  289. #if CONFIG_ESP32_APPTRACE_ENABLE
  290. err = esp_apptrace_init();
  291. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  292. #endif
  293. #if CONFIG_SYSVIEW_ENABLE
  294. SEGGER_SYSVIEW_Conf();
  295. #endif
  296. #if CONFIG_ESP32_DEBUG_STUBS_ENABLE
  297. esp_dbg_stubs_init();
  298. #endif
  299. err = esp_pthread_init();
  300. assert(err == ESP_OK && "Failed to init pthread module!");
  301. do_global_ctors();
  302. #if CONFIG_INT_WDT
  303. esp_int_wdt_init();
  304. //Initialize the interrupt watch dog for CPU0.
  305. esp_int_wdt_cpu_init();
  306. #endif
  307. esp_cache_err_int_init();
  308. esp_crosscore_int_init();
  309. esp_ipc_init();
  310. #ifndef CONFIG_FREERTOS_UNICORE
  311. esp_dport_access_int_init();
  312. #endif
  313. spi_flash_init();
  314. /* init default OS-aware flash access critical section */
  315. spi_flash_guard_set(&g_flash_guard_default_ops);
  316. #ifdef CONFIG_PM_ENABLE
  317. esp_pm_impl_init();
  318. #ifdef CONFIG_PM_DFS_INIT_AUTO
  319. rtc_cpu_freq_t max_freq;
  320. rtc_clk_cpu_freq_from_mhz(CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ, &max_freq);
  321. esp_pm_config_esp32_t cfg = {
  322. .max_cpu_freq = max_freq,
  323. .min_cpu_freq = RTC_CPU_FREQ_XTAL
  324. };
  325. esp_pm_configure(&cfg);
  326. #endif //CONFIG_PM_DFS_INIT_AUTO
  327. #endif //CONFIG_PM_ENABLE
  328. #if CONFIG_ESP32_ENABLE_COREDUMP
  329. esp_core_dump_init();
  330. #endif
  331. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  332. ESP_TASK_MAIN_STACK, NULL,
  333. ESP_TASK_MAIN_PRIO, NULL, 0);
  334. assert(res == pdTRUE);
  335. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  336. vTaskStartScheduler();
  337. abort(); /* Only get to here if not enough free heap to start scheduler */
  338. }
  339. #if !CONFIG_FREERTOS_UNICORE
  340. void start_cpu1_default(void)
  341. {
  342. // Wait for FreeRTOS initialization to finish on PRO CPU
  343. while (port_xSchedulerRunning[0] == 0) {
  344. ;
  345. }
  346. #if CONFIG_ESP32_TRAX_TWOBANKS
  347. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  348. #endif
  349. #if CONFIG_ESP32_APPTRACE_ENABLE
  350. esp_err_t err = esp_apptrace_init();
  351. assert(err == ESP_OK && "Failed to init apptrace module on APP CPU!");
  352. #endif
  353. #if CONFIG_INT_WDT
  354. //Initialize the interrupt watch dog for CPU1.
  355. esp_int_wdt_cpu_init();
  356. #endif
  357. //Take care putting stuff here: if asked, FreeRTOS will happily tell you the scheduler
  358. //has started, but it isn't active *on this CPU* yet.
  359. esp_cache_err_int_init();
  360. esp_crosscore_int_init();
  361. esp_dport_access_int_init();
  362. ESP_EARLY_LOGI(TAG, "Starting scheduler on APP CPU.");
  363. xPortStartScheduler();
  364. abort(); /* Only get to here if FreeRTOS somehow very broken */
  365. }
  366. #endif //!CONFIG_FREERTOS_UNICORE
  367. #ifdef CONFIG_CXX_EXCEPTIONS
  368. size_t __cxx_eh_arena_size_get()
  369. {
  370. return CONFIG_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  371. }
  372. #endif
  373. static void do_global_ctors(void)
  374. {
  375. #ifdef CONFIG_CXX_EXCEPTIONS
  376. static struct object ob;
  377. __register_frame_info( __eh_frame, &ob );
  378. #endif
  379. void (**p)(void);
  380. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  381. (*p)();
  382. }
  383. }
  384. static void main_task(void* args)
  385. {
  386. // Now that the application is about to start, disable boot watchdogs
  387. REG_CLR_BIT(TIMG_WDTCONFIG0_REG(0), TIMG_WDT_FLASHBOOT_MOD_EN_S);
  388. rtc_wdt_disable();
  389. #if !CONFIG_FREERTOS_UNICORE
  390. // Wait for FreeRTOS initialization to finish on APP CPU, before replacing its startup stack
  391. while (port_xSchedulerRunning[1] == 0) {
  392. ;
  393. }
  394. #endif
  395. //Enable allocation in region where the startup stacks were located.
  396. heap_caps_enable_nonos_stack_heaps();
  397. //Initialize task wdt if configured to do so
  398. #ifdef CONFIG_TASK_WDT_PANIC
  399. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_TASK_WDT_TIMEOUT_S, true))
  400. #elif CONFIG_TASK_WDT
  401. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_TASK_WDT_TIMEOUT_S, false))
  402. #endif
  403. //Add IDLE 0 to task wdt
  404. #ifdef CONFIG_TASK_WDT_CHECK_IDLE_TASK_CPU0
  405. TaskHandle_t idle_0 = xTaskGetIdleTaskHandleForCPU(0);
  406. if(idle_0 != NULL){
  407. ESP_ERROR_CHECK(esp_task_wdt_add(idle_0))
  408. }
  409. #endif
  410. //Add IDLE 1 to task wdt
  411. #ifdef CONFIG_TASK_WDT_CHECK_IDLE_TASK_CPU1
  412. TaskHandle_t idle_1 = xTaskGetIdleTaskHandleForCPU(1);
  413. if(idle_1 != NULL){
  414. ESP_ERROR_CHECK(esp_task_wdt_add(idle_1))
  415. }
  416. #endif
  417. app_main();
  418. vTaskDelete(NULL);
  419. }