cpu_start.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "esp32/rom/ets_sys.h"
  19. #include "esp32/rom/uart.h"
  20. #include "esp32/rom/rtc.h"
  21. #include "esp32/rom/cache.h"
  22. #include "soc/cpu.h"
  23. #include "soc/rtc.h"
  24. #include "soc/dport_reg.h"
  25. #include "soc/gpio_periph.h"
  26. #include "soc/timer_periph.h"
  27. #include "soc/rtc_wdt.h"
  28. #include "soc/efuse_periph.h"
  29. #include "driver/rtc_io.h"
  30. #include "freertos/FreeRTOS.h"
  31. #include "freertos/task.h"
  32. #include "freertos/semphr.h"
  33. #include "freertos/queue.h"
  34. #include "freertos/portmacro.h"
  35. #include "esp_heap_caps_init.h"
  36. #include "sdkconfig.h"
  37. #include "esp_system.h"
  38. #include "esp_spi_flash.h"
  39. #include "esp_flash.h"
  40. #include "nvs_flash.h"
  41. #include "esp_event.h"
  42. #include "esp_spi_flash.h"
  43. #include "esp_ipc.h"
  44. #include "esp_private/crosscore_int.h"
  45. #include "esp_log.h"
  46. #include "esp_vfs_dev.h"
  47. #include "esp_newlib.h"
  48. #include "esp32/brownout.h"
  49. #include "esp_int_wdt.h"
  50. #include "esp_task.h"
  51. #include "esp_task_wdt.h"
  52. #include "esp_phy_init.h"
  53. #include "esp32/cache_err_int.h"
  54. #include "esp_coexist_internal.h"
  55. #include "esp_core_dump.h"
  56. #include "esp_app_trace.h"
  57. #include "esp_private/dbg_stubs.h"
  58. #include "esp_flash_encrypt.h"
  59. #include "esp32/spiram.h"
  60. #include "esp_clk_internal.h"
  61. #include "esp_timer.h"
  62. #include "esp_pm.h"
  63. #include "esp_private/pm_impl.h"
  64. #include "trax.h"
  65. #include "esp_ota_ops.h"
  66. #include "esp_efuse.h"
  67. #include "bootloader_flash_config.h"
  68. #define STRINGIFY(s) STRINGIFY2(s)
  69. #define STRINGIFY2(s) #s
  70. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  71. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  72. #if !CONFIG_FREERTOS_UNICORE
  73. static void IRAM_ATTR call_start_cpu1(void) __attribute__((noreturn));
  74. void start_cpu1(void) __attribute__((weak, alias("start_cpu1_default"))) __attribute__((noreturn));
  75. void start_cpu1_default(void) IRAM_ATTR __attribute__((noreturn));
  76. static bool app_cpu_started = false;
  77. #endif //!CONFIG_FREERTOS_UNICORE
  78. static void do_global_ctors(void);
  79. static void main_task(void* args);
  80. extern void app_main(void);
  81. extern esp_err_t esp_pthread_init(void);
  82. extern int _bss_start;
  83. extern int _bss_end;
  84. extern int _rtc_bss_start;
  85. extern int _rtc_bss_end;
  86. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  87. extern int _ext_ram_bss_start;
  88. extern int _ext_ram_bss_end;
  89. #endif
  90. extern int _init_start;
  91. extern void (*__init_array_start)(void);
  92. extern void (*__init_array_end)(void);
  93. extern volatile int port_xSchedulerRunning[2];
  94. static const char* TAG = "cpu_start";
  95. struct object { long placeholder[ 10 ]; };
  96. void __register_frame_info (const void *begin, struct object *ob);
  97. extern char __eh_frame[];
  98. //If CONFIG_SPIRAM_IGNORE_NOTFOUND is set and external RAM is not found or errors out on testing, this is set to false.
  99. static bool s_spiram_okay=true;
  100. /*
  101. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  102. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  103. */
  104. void IRAM_ATTR call_start_cpu0(void)
  105. {
  106. #if CONFIG_FREERTOS_UNICORE
  107. RESET_REASON rst_reas[1];
  108. #else
  109. RESET_REASON rst_reas[2];
  110. #endif
  111. cpu_configure_region_protection();
  112. cpu_init_memctl();
  113. //Move exception vectors to IRAM
  114. asm volatile (\
  115. "wsr %0, vecbase\n" \
  116. ::"r"(&_init_start));
  117. rst_reas[0] = rtc_get_reset_reason(0);
  118. #if !CONFIG_FREERTOS_UNICORE
  119. rst_reas[1] = rtc_get_reset_reason(1);
  120. #endif
  121. // from panic handler we can be reset by RWDT or TG0WDT
  122. if (rst_reas[0] == RTCWDT_SYS_RESET || rst_reas[0] == TG0WDT_SYS_RESET
  123. #if !CONFIG_FREERTOS_UNICORE
  124. || rst_reas[1] == RTCWDT_SYS_RESET || rst_reas[1] == TG0WDT_SYS_RESET
  125. #endif
  126. ) {
  127. #ifndef CONFIG_BOOTLOADER_WDT_ENABLE
  128. rtc_wdt_disable();
  129. #endif
  130. }
  131. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  132. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  133. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  134. if (rst_reas[0] != DEEPSLEEP_RESET) {
  135. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  136. }
  137. #if CONFIG_SPIRAM_BOOT_INIT
  138. esp_spiram_init_cache();
  139. if (esp_spiram_init() != ESP_OK) {
  140. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  141. ESP_EARLY_LOGE(TAG, "Failed to init external RAM, needed for external .bss segment");
  142. abort();
  143. #endif
  144. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  145. ESP_EARLY_LOGI(TAG, "Failed to init external RAM; continuing without it.");
  146. s_spiram_okay = false;
  147. #else
  148. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  149. abort();
  150. #endif
  151. }
  152. #endif
  153. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  154. if (LOG_LOCAL_LEVEL >= ESP_LOG_INFO) {
  155. const esp_app_desc_t *app_desc = esp_ota_get_app_description();
  156. ESP_EARLY_LOGI(TAG, "Application information:");
  157. #ifndef CONFIG_APP_EXCLUDE_PROJECT_NAME_VAR
  158. ESP_EARLY_LOGI(TAG, "Project name: %s", app_desc->project_name);
  159. #endif
  160. #ifndef CONFIG_APP_EXCLUDE_PROJECT_VER_VAR
  161. ESP_EARLY_LOGI(TAG, "App version: %s", app_desc->version);
  162. #endif
  163. #ifdef CONFIG_BOOTLOADER_APP_SECURE_VERSION
  164. ESP_EARLY_LOGI(TAG, "Secure version: %d", app_desc->secure_version);
  165. #endif
  166. #ifdef CONFIG_APP_COMPILE_TIME_DATE
  167. ESP_EARLY_LOGI(TAG, "Compile time: %s %s", app_desc->date, app_desc->time);
  168. #endif
  169. char buf[17];
  170. esp_ota_get_app_elf_sha256(buf, sizeof(buf));
  171. ESP_EARLY_LOGI(TAG, "ELF file SHA256: %s...", buf);
  172. ESP_EARLY_LOGI(TAG, "ESP-IDF: %s", app_desc->idf_ver);
  173. }
  174. #if !CONFIG_FREERTOS_UNICORE
  175. if (REG_GET_BIT(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_VER_DIS_APP_CPU)) {
  176. ESP_EARLY_LOGE(TAG, "Running on single core chip, but application is built with dual core support.");
  177. ESP_EARLY_LOGE(TAG, "Please enable CONFIG_FREERTOS_UNICORE option in menuconfig.");
  178. abort();
  179. }
  180. ESP_EARLY_LOGI(TAG, "Starting app cpu, entry point is %p", call_start_cpu1);
  181. esp_flash_enc_mode_t mode;
  182. mode = esp_get_flash_encryption_mode();
  183. if (mode == ESP_FLASH_ENC_MODE_DEVELOPMENT) {
  184. #ifdef CONFIG_SECURE_FLASH_ENCRYPTION_MODE_RELEASE
  185. ESP_EARLY_LOGE(TAG, "Flash encryption settings error: mode should be RELEASE but is actually DEVELOPMENT");
  186. ESP_EARLY_LOGE(TAG, "Mismatch found in security options in menuconfig and efuse settings");
  187. #else
  188. ESP_EARLY_LOGW(TAG, "Flash encryption mode is DEVELOPMENT");
  189. #endif
  190. } else if (mode == ESP_FLASH_ENC_MODE_RELEASE) {
  191. ESP_EARLY_LOGI(TAG, "Flash encryption mode is RELEASE");
  192. }
  193. //Flush and enable icache for APP CPU
  194. Cache_Flush(1);
  195. Cache_Read_Enable(1);
  196. esp_cpu_unstall(1);
  197. // Enable clock and reset APP CPU. Note that OpenOCD may have already
  198. // enabled clock and taken APP CPU out of reset. In this case don't reset
  199. // APP CPU again, as that will clear the breakpoints which may have already
  200. // been set.
  201. if (!DPORT_GET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN)) {
  202. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  203. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_C_REG, DPORT_APPCPU_RUNSTALL);
  204. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  205. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  206. }
  207. ets_set_appcpu_boot_addr((uint32_t)call_start_cpu1);
  208. while (!app_cpu_started) {
  209. ets_delay_us(100);
  210. }
  211. #else
  212. ESP_EARLY_LOGI(TAG, "Single core mode");
  213. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  214. #endif
  215. #if CONFIG_SPIRAM_MEMTEST
  216. if (s_spiram_okay) {
  217. bool ext_ram_ok=esp_spiram_test();
  218. if (!ext_ram_ok) {
  219. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  220. abort();
  221. }
  222. }
  223. #endif
  224. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  225. memset(&_ext_ram_bss_start, 0, (&_ext_ram_bss_end - &_ext_ram_bss_start) * sizeof(_ext_ram_bss_start));
  226. #endif
  227. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  228. If the heap allocator is initialized first, it will put free memory linked list items into
  229. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  230. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  231. works around this problem.
  232. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  233. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  234. fail initializing it properly. */
  235. heap_caps_init();
  236. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  237. start_cpu0();
  238. }
  239. #if !CONFIG_FREERTOS_UNICORE
  240. static void wdt_reset_cpu1_info_enable(void)
  241. {
  242. DPORT_REG_SET_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_PDEBUG_ENABLE | DPORT_APP_CPU_RECORD_ENABLE);
  243. DPORT_REG_CLR_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_RECORD_ENABLE);
  244. }
  245. void IRAM_ATTR call_start_cpu1(void)
  246. {
  247. asm volatile (\
  248. "wsr %0, vecbase\n" \
  249. ::"r"(&_init_start));
  250. ets_set_appcpu_boot_addr(0);
  251. cpu_configure_region_protection();
  252. cpu_init_memctl();
  253. #if CONFIG_ESP_CONSOLE_UART_NONE
  254. ets_install_putc1(NULL);
  255. ets_install_putc2(NULL);
  256. #else // CONFIG_ESP_CONSOLE_UART_NONE
  257. uartAttach();
  258. ets_install_uart_printf();
  259. uart_tx_switch(CONFIG_ESP_CONSOLE_UART_NUM);
  260. #endif
  261. wdt_reset_cpu1_info_enable();
  262. ESP_EARLY_LOGI(TAG, "App cpu up.");
  263. app_cpu_started = 1;
  264. start_cpu1();
  265. }
  266. #endif //!CONFIG_FREERTOS_UNICORE
  267. static void intr_matrix_clear(void)
  268. {
  269. //Clear all the interrupt matrix register
  270. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i <= ETS_CACHE_IA_INTR_SOURCE; i++) {
  271. intr_matrix_set(0, i, ETS_INVALID_INUM);
  272. #if !CONFIG_FREERTOS_UNICORE
  273. intr_matrix_set(1, i, ETS_INVALID_INUM);
  274. #endif
  275. }
  276. }
  277. void start_cpu0_default(void)
  278. {
  279. esp_err_t err;
  280. esp_setup_syscall_table();
  281. if (s_spiram_okay) {
  282. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  283. esp_err_t r=esp_spiram_add_to_heapalloc();
  284. if (r != ESP_OK) {
  285. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  286. abort();
  287. }
  288. #if CONFIG_SPIRAM_USE_MALLOC
  289. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  290. #endif
  291. #endif
  292. }
  293. //Enable trace memory and immediately start trace.
  294. #if CONFIG_ESP32_TRAX
  295. #if CONFIG_ESP32_TRAX_TWOBANKS
  296. trax_enable(TRAX_ENA_PRO_APP);
  297. #else
  298. trax_enable(TRAX_ENA_PRO);
  299. #endif
  300. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  301. #endif
  302. esp_clk_init();
  303. esp_perip_clk_init();
  304. intr_matrix_clear();
  305. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  306. #ifdef CONFIG_PM_ENABLE
  307. const int uart_clk_freq = REF_CLK_FREQ;
  308. /* When DFS is enabled, use REFTICK as UART clock source */
  309. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_ESP_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  310. #else
  311. const int uart_clk_freq = APB_CLK_FREQ;
  312. #endif // CONFIG_PM_DFS_ENABLE
  313. uart_div_modify(CONFIG_ESP_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_ESP_CONSOLE_UART_BAUDRATE);
  314. #endif // CONFIG_ESP_CONSOLE_UART_NONE
  315. #if CONFIG_ESP32_BROWNOUT_DET
  316. esp_brownout_init();
  317. #endif
  318. #if CONFIG_ESP32_DISABLE_BASIC_ROM_CONSOLE
  319. esp_efuse_disable_basic_rom_console();
  320. #endif
  321. rtc_gpio_force_hold_dis_all();
  322. esp_vfs_dev_uart_register();
  323. esp_reent_init(_GLOBAL_REENT);
  324. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  325. const char* default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_ESP_CONSOLE_UART_NUM);
  326. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  327. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  328. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  329. #else
  330. _GLOBAL_REENT->_stdin = (FILE*) &__sf_fake_stdin;
  331. _GLOBAL_REENT->_stdout = (FILE*) &__sf_fake_stdout;
  332. _GLOBAL_REENT->_stderr = (FILE*) &__sf_fake_stderr;
  333. #endif
  334. esp_timer_init();
  335. esp_set_time_from_rtc();
  336. #if CONFIG_ESP32_APPTRACE_ENABLE
  337. err = esp_apptrace_init();
  338. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  339. #endif
  340. #if CONFIG_SYSVIEW_ENABLE
  341. SEGGER_SYSVIEW_Conf();
  342. #endif
  343. #if CONFIG_ESP32_DEBUG_STUBS_ENABLE
  344. esp_dbg_stubs_init();
  345. #endif
  346. err = esp_pthread_init();
  347. assert(err == ESP_OK && "Failed to init pthread module!");
  348. do_global_ctors();
  349. #if CONFIG_ESP_INT_WDT
  350. esp_int_wdt_init();
  351. //Initialize the interrupt watch dog for CPU0.
  352. esp_int_wdt_cpu_init();
  353. #endif
  354. esp_cache_err_int_init();
  355. esp_crosscore_int_init();
  356. #ifndef CONFIG_FREERTOS_UNICORE
  357. esp_dport_access_int_init();
  358. #endif
  359. spi_flash_init();
  360. /* init default OS-aware flash access critical section */
  361. spi_flash_guard_set(&g_flash_guard_default_ops);
  362. esp_flash_app_init();
  363. esp_err_t flash_ret = esp_flash_init_default_chip();
  364. assert(flash_ret == ESP_OK);
  365. #ifdef CONFIG_PM_ENABLE
  366. esp_pm_impl_init();
  367. #ifdef CONFIG_PM_DFS_INIT_AUTO
  368. int xtal_freq = (int) rtc_clk_xtal_freq_get();
  369. esp_pm_config_esp32_t cfg = {
  370. .max_freq_mhz = CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ,
  371. .min_freq_mhz = xtal_freq,
  372. };
  373. esp_pm_configure(&cfg);
  374. #endif //CONFIG_PM_DFS_INIT_AUTO
  375. #endif //CONFIG_PM_ENABLE
  376. #if CONFIG_ESP32_ENABLE_COREDUMP
  377. esp_core_dump_init();
  378. size_t core_data_sz = 0;
  379. size_t core_data_addr = 0;
  380. if (esp_core_dump_image_get(&core_data_addr, &core_data_sz) == ESP_OK && core_data_sz > 0) {
  381. ESP_LOGI(TAG, "Found core dump %d bytes in flash @ 0x%x", core_data_sz, core_data_addr);
  382. }
  383. #endif
  384. #if CONFIG_ESP32_WIFI_SW_COEXIST_ENABLE
  385. esp_coex_adapter_register(&g_coex_adapter_funcs);
  386. #endif
  387. bootloader_flash_update_id();
  388. #if !CONFIG_SPIRAM_BOOT_INIT // If psram is uninitialized, we need to improve some flash configuration.
  389. esp_image_header_t fhdr;
  390. const esp_partition_t *partition = esp_ota_get_running_partition();
  391. spi_flash_read(partition->address, &fhdr, sizeof(esp_image_header_t));
  392. bootloader_flash_clock_config(&fhdr);
  393. bootloader_flash_gpio_config(&fhdr);
  394. bootloader_flash_dummy_config(&fhdr);
  395. bootloader_flash_cs_timing_config();
  396. #endif
  397. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  398. ESP_TASK_MAIN_STACK, NULL,
  399. ESP_TASK_MAIN_PRIO, NULL, 0);
  400. assert(res == pdTRUE);
  401. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  402. vTaskStartScheduler();
  403. abort(); /* Only get to here if not enough free heap to start scheduler */
  404. }
  405. #if !CONFIG_FREERTOS_UNICORE
  406. void start_cpu1_default(void)
  407. {
  408. // Wait for FreeRTOS initialization to finish on PRO CPU
  409. while (port_xSchedulerRunning[0] == 0) {
  410. ;
  411. }
  412. #if CONFIG_ESP32_TRAX_TWOBANKS
  413. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  414. #endif
  415. #if CONFIG_ESP32_APPTRACE_ENABLE
  416. esp_err_t err = esp_apptrace_init();
  417. assert(err == ESP_OK && "Failed to init apptrace module on APP CPU!");
  418. #endif
  419. #if CONFIG_ESP_INT_WDT
  420. //Initialize the interrupt watch dog for CPU1.
  421. esp_int_wdt_cpu_init();
  422. #endif
  423. //Take care putting stuff here: if asked, FreeRTOS will happily tell you the scheduler
  424. //has started, but it isn't active *on this CPU* yet.
  425. esp_cache_err_int_init();
  426. esp_crosscore_int_init();
  427. esp_dport_access_int_init();
  428. ESP_EARLY_LOGI(TAG, "Starting scheduler on APP CPU.");
  429. xPortStartScheduler();
  430. abort(); /* Only get to here if FreeRTOS somehow very broken */
  431. }
  432. #endif //!CONFIG_FREERTOS_UNICORE
  433. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  434. size_t __cxx_eh_arena_size_get(void)
  435. {
  436. return CONFIG_COMPILER_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  437. }
  438. #endif
  439. static void do_global_ctors(void)
  440. {
  441. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  442. static struct object ob;
  443. __register_frame_info( __eh_frame, &ob );
  444. #endif
  445. void (**p)(void);
  446. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  447. (*p)();
  448. }
  449. }
  450. static void main_task(void* args)
  451. {
  452. #if !CONFIG_FREERTOS_UNICORE
  453. // Wait for FreeRTOS initialization to finish on APP CPU, before replacing its startup stack
  454. while (port_xSchedulerRunning[1] == 0) {
  455. ;
  456. }
  457. #endif
  458. //Enable allocation in region where the startup stacks were located.
  459. heap_caps_enable_nonos_stack_heaps();
  460. // Now we have startup stack RAM available for heap, enable any DMA pool memory
  461. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  462. esp_err_t r = esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  463. if (r != ESP_OK) {
  464. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool (error 0x%x)", r);
  465. abort();
  466. }
  467. #endif
  468. //Initialize task wdt if configured to do so
  469. #ifdef CONFIG_ESP_TASK_WDT_PANIC
  470. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, true));
  471. #elif CONFIG_ESP_TASK_WDT
  472. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, false));
  473. #endif
  474. //Add IDLE 0 to task wdt
  475. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU0
  476. TaskHandle_t idle_0 = xTaskGetIdleTaskHandleForCPU(0);
  477. if(idle_0 != NULL){
  478. ESP_ERROR_CHECK(esp_task_wdt_add(idle_0));
  479. }
  480. #endif
  481. //Add IDLE 1 to task wdt
  482. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU1
  483. TaskHandle_t idle_1 = xTaskGetIdleTaskHandleForCPU(1);
  484. if(idle_1 != NULL){
  485. ESP_ERROR_CHECK(esp_task_wdt_add(idle_1));
  486. }
  487. #endif
  488. // Now that the application is about to start, disable boot watchdog
  489. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  490. rtc_wdt_disable();
  491. #endif
  492. #ifdef CONFIG_BOOTLOADER_EFUSE_SECURE_VERSION_EMULATE
  493. const esp_partition_t *efuse_partition = esp_partition_find_first(ESP_PARTITION_TYPE_DATA, ESP_PARTITION_SUBTYPE_DATA_EFUSE_EM, NULL);
  494. if (efuse_partition) {
  495. esp_efuse_init(efuse_partition->address, efuse_partition->size);
  496. }
  497. #endif
  498. app_main();
  499. vTaskDelete(NULL);
  500. }