rtc.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /*
  2. * SPDX-FileCopyrightText: 2023 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #pragma once
  7. #include <stdbool.h>
  8. #include <stdint.h>
  9. #include "esp_assert.h"
  10. #include "soc/soc.h"
  11. #include "soc/lp_system_reg.h"
  12. #include "soc/reset_reasons.h"
  13. #ifdef __cplusplus
  14. extern "C" {
  15. #endif
  16. /** \defgroup rtc_apis, rtc registers and memory related apis
  17. * @brief rtc apis
  18. */
  19. /** @addtogroup rtc_apis
  20. * @{
  21. */
  22. /**************************************************************************************
  23. * Note: *
  24. * Some Rtc memory and registers are used, in ROM or in internal library. *
  25. * Please do not use reserved or used rtc memory or registers. *
  26. * *
  27. *************************************************************************************
  28. * LP Memory & Store Register usage
  29. *************************************************************************************
  30. * rtc memory addr type size usage
  31. * 0x3f421000(0x50000000) Slow SIZE_CP Co-Processor code/Reset Entry
  32. * 0x3f421000+SIZE_CP Slow 8192-SIZE_CP
  33. *
  34. * 0x3ff80000(0x40070000) Fast 8192 deep sleep entry code
  35. *
  36. *************************************************************************************
  37. * RTC store registers usage
  38. * RTC_CNTL_STORE0_REG Reserved
  39. * RTC_CNTL_STORE1_REG RTC_SLOW_CLK calibration value
  40. * RTC_CNTL_STORE2_REG Boot time, low word
  41. * RTC_CNTL_STORE3_REG Boot time, high word
  42. * RTC_CNTL_STORE4_REG External XTAL frequency
  43. * RTC_CNTL_STORE5_REG APB bus frequency
  44. * RTC_CNTL_STORE6_REG FAST_RTC_MEMORY_ENTRY
  45. * RTC_CNTL_STORE7_REG FAST_RTC_MEMORY_CRC
  46. *************************************************************************************
  47. */
  48. #define RTC_SLOW_CLK_CAL_REG LP_SYSTEM_REG_LP_STORE1_REG
  49. #define RTC_BOOT_TIME_LOW_REG LP_SYSTEM_REG_LP_STORE2_REG
  50. #define RTC_BOOT_TIME_HIGH_REG LP_SYSTEM_REG_LP_STORE3_REG
  51. #define RTC_XTAL_FREQ_REG LP_SYSTEM_REG_LP_STORE4_REG
  52. #define RTC_APB_FREQ_REG LP_SYSTEM_REG_LP_STORE5_REG
  53. #define RTC_ENTRY_ADDR_REG LP_SYSTEM_REG_LP_STORE6_REG
  54. #define RTC_RESET_CAUSE_REG LP_SYSTEM_REG_LP_STORE6_REG
  55. #define RTC_MEMORY_CRC_REG LP_SYSTEM_REG_LP_STORE7_REG
  56. #define RTC_DISABLE_ROM_LOG ((1 << 0) | (1 << 16)) //!< Disable logging from the ROM code.
  57. typedef enum {
  58. AWAKE = 0, //<CPU ON
  59. LIGHT_SLEEP = BIT0, //CPU waiti, PLL ON. We don't need explicitly set this mode.
  60. DEEP_SLEEP = BIT1 //CPU OFF, PLL OFF, only specific timer could wake up
  61. } SLEEP_MODE;
  62. typedef enum {
  63. NO_MEAN = 0,
  64. POWERON_RESET = 1, /**<1, Vbat power on reset*/
  65. RTC_SW_SYS_RESET = 3, /**<3, Software reset digital core (hp system)*/
  66. DEEPSLEEP_RESET = 5, /**<5, Deep Sleep reset digital core (hp system)*/
  67. SDIO_RESET = 6, /**<6, Reset by SLC module, reset digital core (hp system)*/
  68. TG0WDT_SYS_RESET = 7, /**<7, Timer Group0 Watch dog reset digital core (hp system)*/
  69. TG1WDT_SYS_RESET = 8, /**<8, Timer Group1 Watch dog reset digital core (hp system)*/
  70. RTCWDT_SYS_RESET = 9, /**<9, RTC Watch dog Reset digital core (hp system)*/
  71. TG0WDT_CPU_RESET = 11, /**<11, Time Group0 reset CPU*/
  72. RTC_SW_CPU_RESET = 12, /**<12, Software reset CPU*/
  73. RTCWDT_CPU_RESET = 13, /**<13, RTC Watch dog Reset CPU*/
  74. RTCWDT_BROWN_OUT_RESET = 15, /**<15, Reset when the vdd voltage is not stable*/
  75. RTCWDT_RTC_RESET = 16, /**<16, RTC Watch dog reset digital core and rtc module*/
  76. TG1WDT_CPU_RESET = 17, /**<17, Time Group1 reset CPU*/
  77. SUPER_WDT_RESET = 18, /**<18, super watchdog reset digital core and rtc module*/
  78. EFUSE_RESET = 20, /**<20, efuse reset digital core (hp system)*/
  79. USB_UART_CHIP_RESET = 21, /**<21, usb uart reset digital core (hp system)*/
  80. USB_JTAG_CHIP_RESET = 22, /**<22, usb jtag reset digital core (hp system)*/
  81. JTAG_RESET = 24, /**<24, jtag reset CPU*/
  82. } RESET_REASON;
  83. // Check if the reset reason defined in ROM is compatible with soc/reset_reasons.h
  84. ESP_STATIC_ASSERT((soc_reset_reason_t)POWERON_RESET == RESET_REASON_CHIP_POWER_ON, "POWERON_RESET != RESET_REASON_CHIP_POWER_ON");
  85. ESP_STATIC_ASSERT((soc_reset_reason_t)RTC_SW_SYS_RESET == RESET_REASON_CORE_SW, "RTC_SW_SYS_RESET != RESET_REASON_CORE_SW");
  86. ESP_STATIC_ASSERT((soc_reset_reason_t)DEEPSLEEP_RESET == RESET_REASON_CORE_DEEP_SLEEP, "DEEPSLEEP_RESET != RESET_REASON_CORE_DEEP_SLEEP");
  87. ESP_STATIC_ASSERT((soc_reset_reason_t)TG0WDT_SYS_RESET == RESET_REASON_CORE_MWDT0, "TG0WDT_SYS_RESET != RESET_REASON_CORE_MWDT0");
  88. ESP_STATIC_ASSERT((soc_reset_reason_t)TG1WDT_SYS_RESET == RESET_REASON_CORE_MWDT1, "TG1WDT_SYS_RESET != RESET_REASON_CORE_MWDT1");
  89. ESP_STATIC_ASSERT((soc_reset_reason_t)RTCWDT_SYS_RESET == RESET_REASON_CORE_RTC_WDT, "RTCWDT_SYS_RESET != RESET_REASON_CORE_RTC_WDT");
  90. ESP_STATIC_ASSERT((soc_reset_reason_t)TG0WDT_CPU_RESET == RESET_REASON_CPU0_MWDT0, "TG0WDT_CPU_RESET != RESET_REASON_CPU0_MWDT0");
  91. ESP_STATIC_ASSERT((soc_reset_reason_t)RTC_SW_CPU_RESET == RESET_REASON_CPU0_SW, "RTC_SW_CPU_RESET != RESET_REASON_CPU0_SW");
  92. ESP_STATIC_ASSERT((soc_reset_reason_t)RTCWDT_CPU_RESET == RESET_REASON_CPU0_RTC_WDT, "RTCWDT_CPU_RESET != RESET_REASON_CPU0_RTC_WDT");
  93. ESP_STATIC_ASSERT((soc_reset_reason_t)RTCWDT_BROWN_OUT_RESET == RESET_REASON_SYS_BROWN_OUT, "RTCWDT_BROWN_OUT_RESET != RESET_REASON_SYS_BROWN_OUT");
  94. ESP_STATIC_ASSERT((soc_reset_reason_t)RTCWDT_RTC_RESET == RESET_REASON_SYS_RTC_WDT, "RTCWDT_RTC_RESET != RESET_REASON_SYS_RTC_WDT");
  95. ESP_STATIC_ASSERT((soc_reset_reason_t)TG1WDT_CPU_RESET == RESET_REASON_CPU0_MWDT1, "TG1WDT_CPU_RESET != RESET_REASON_CPU0_MWDT1");
  96. ESP_STATIC_ASSERT((soc_reset_reason_t)SUPER_WDT_RESET == RESET_REASON_SYS_SUPER_WDT, "SUPER_WDT_RESET != RESET_REASON_SYS_SUPER_WDT");
  97. ESP_STATIC_ASSERT((soc_reset_reason_t)EFUSE_RESET == RESET_REASON_CORE_EFUSE_CRC, "EFUSE_RESET != RESET_REASON_CORE_EFUSE_CRC");
  98. // ESP32P4-TODO
  99. //_Static_assert((soc_reset_reason_t)USB_UART_CHIP_RESET == RESET_REASON_CORE_USB_UART, "USB_UART_CHIP_RESET != RESET_REASON_CORE_USB_UART");
  100. //_Static_assert((soc_reset_reason_t)USB_JTAG_CHIP_RESET == RESET_REASON_CORE_USB_JTAG, "USB_JTAG_CHIP_RESET != RESET_REASON_CORE_USB_JTAG");
  101. //_Static_assert((soc_reset_reason_t)JTAG_RESET == RESET_REASON_CPU0_JTAG, "JTAG_RESET != RESET_REASON_CPU0_JTAG");
  102. typedef enum {
  103. NO_SLEEP = 0,
  104. EXT_EVENT0_TRIG = BIT0,
  105. EXT_EVENT1_TRIG = BIT1,
  106. GPIO_TRIG = BIT2,
  107. TIMER_EXPIRE = BIT3,
  108. SDIO_TRIG = BIT4,
  109. MAC_TRIG = BIT5,
  110. UART0_TRIG = BIT6,
  111. UART1_TRIG = BIT7,
  112. TOUCH_TRIG = BIT8,
  113. SAR_TRIG = BIT9,
  114. BT_TRIG = BIT10,
  115. RISCV_TRIG = BIT11,
  116. XTAL_DEAD_TRIG = BIT12,
  117. RISCV_TRAP_TRIG = BIT13,
  118. USB_TRIG = BIT14
  119. } WAKEUP_REASON;
  120. typedef enum {
  121. DISEN_WAKEUP = NO_SLEEP,
  122. EXT_EVENT0_TRIG_EN = EXT_EVENT0_TRIG,
  123. EXT_EVENT1_TRIG_EN = EXT_EVENT1_TRIG,
  124. GPIO_TRIG_EN = GPIO_TRIG,
  125. TIMER_EXPIRE_EN = TIMER_EXPIRE,
  126. SDIO_TRIG_EN = SDIO_TRIG,
  127. MAC_TRIG_EN = MAC_TRIG,
  128. UART0_TRIG_EN = UART0_TRIG,
  129. UART1_TRIG_EN = UART1_TRIG,
  130. TOUCH_TRIG_EN = TOUCH_TRIG,
  131. SAR_TRIG_EN = SAR_TRIG,
  132. BT_TRIG_EN = BT_TRIG,
  133. RISCV_TRIG_EN = RISCV_TRIG,
  134. XTAL_DEAD_TRIG_EN = XTAL_DEAD_TRIG,
  135. RISCV_TRAP_TRIG_EN = RISCV_TRAP_TRIG,
  136. USB_TRIG_EN = USB_TRIG
  137. } WAKEUP_ENABLE;
  138. /**
  139. * @brief Get the reset reason for CPU.
  140. *
  141. * @param int cpu_no : CPU no.
  142. *
  143. * @return RESET_REASON
  144. */
  145. RESET_REASON rtc_get_reset_reason(int cpu_no);
  146. /**
  147. * @brief Get the wakeup cause for CPU.
  148. *
  149. * @param int cpu_no : CPU no.
  150. *
  151. * @return WAKEUP_REASON
  152. */
  153. WAKEUP_REASON rtc_get_wakeup_cause(void);
  154. /**
  155. * @brief Suppress ROM log by setting specific RTC control register.
  156. * @note This is not a permanent disable of ROM logging since the RTC register can not retain after chip reset.
  157. *
  158. * @param None
  159. *
  160. * @return None
  161. */
  162. static inline void rtc_suppress_rom_log(void)
  163. {
  164. /* To disable logging in the ROM, only the least significant bit of the register is used,
  165. * but since this register is also used to store the frequency of the main crystal (RTC_XTAL_FREQ_REG),
  166. * you need to write to this register in the same format.
  167. * Namely, the upper 16 bits and lower should be the same.
  168. */
  169. // REG_SET_BIT(LP_SYS_LP_STORE4_REG, RTC_DISABLE_ROM_LOG);
  170. abort();
  171. }
  172. /**
  173. * @brief Software Reset digital core.
  174. *
  175. * It is not recommended to use this function in esp-idf, use
  176. * esp_restart() instead.
  177. *
  178. * @param None
  179. *
  180. * @return None
  181. */
  182. void software_reset(void);
  183. /**
  184. * @brief Software Reset digital core.
  185. *
  186. * It is not recommended to use this function in esp-idf, use
  187. * esp_restart() instead.
  188. *
  189. * @param int cpu_no : The CPU to reset, 0 for PRO CPU, 1 for APP CPU.
  190. *
  191. * @return None
  192. */
  193. void software_reset_cpu(int cpu_no);
  194. /**
  195. * @}
  196. */
  197. #ifdef __cplusplus
  198. }
  199. #endif