bootloader_random_esp32.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. // Copyright 2016-2020 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include "sdkconfig.h"
  15. #include "bootloader_random.h"
  16. #include "soc/rtc_periph.h"
  17. #include "soc/sens_periph.h"
  18. #include "soc/syscon_periph.h"
  19. #include "soc/dport_reg.h"
  20. #include "soc/i2s_periph.h"
  21. #include "esp_log.h"
  22. #include "soc/io_mux_reg.h"
  23. #ifndef BOOTLOADER_BUILD
  24. #include "driver/periph_ctrl.h"
  25. #endif
  26. void bootloader_random_enable(void)
  27. {
  28. /* Ensure the hardware RNG is enabled following a soft reset. This should always be the case already (this clock is
  29. never disabled while the CPU is running), this is a "belts and braces" type check.
  30. */
  31. #ifdef BOOTLOADER_BUILD
  32. DPORT_SET_PERI_REG_MASK(DPORT_WIFI_CLK_EN_REG, DPORT_WIFI_CLK_RNG_EN);
  33. #else
  34. periph_module_enable(PERIPH_RNG_MODULE);
  35. #endif // BOOTLOADER_BUILD
  36. /* Enable SAR ADC in test mode to feed ADC readings of the 1.1V
  37. reference via I2S into the RNG entropy input.
  38. Note: I2S requires the PLL to be running, so the call to rtc_set_cpu_freq(CPU_80M)
  39. in early bootloader startup must have been made.
  40. */
  41. SET_PERI_REG_BITS(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_DTEST_RTC, 2, RTC_CNTL_DTEST_RTC_S);
  42. SET_PERI_REG_MASK(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_ENT_RTC);
  43. SET_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_SAR2_EN_TEST);
  44. #ifdef BOOTLOADER_BUILD
  45. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, DPORT_I2S0_CLK_EN);
  46. #else
  47. periph_module_enable(PERIPH_I2S0_MODULE);
  48. #endif // BOOTLOADER_BUILD
  49. CLEAR_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_ULP_CP_FORCE_START_TOP);
  50. CLEAR_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_ULP_CP_START_TOP);
  51. // Test pattern configuration byte 0xAD:
  52. //--[7:4] channel_sel: 10-->en_test
  53. //--[3:2] bit_width : 3-->12bit
  54. //--[1:0] atten : 1-->3dB attenuation
  55. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB1_REG, 0xADADADAD);
  56. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB2_REG, 0xADADADAD);
  57. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB3_REG, 0xADADADAD);
  58. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB4_REG, 0xADADADAD);
  59. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 3, SENS_FORCE_XPD_SAR_S);
  60. SET_PERI_REG_MASK(SENS_SAR_READ_CTRL_REG, SENS_SAR1_DIG_FORCE);
  61. SET_PERI_REG_MASK(SENS_SAR_READ_CTRL2_REG, SENS_SAR2_DIG_FORCE);
  62. SET_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR2_MUX);
  63. SET_PERI_REG_BITS(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR_CLK_DIV, 4, SYSCON_SARADC_SAR_CLK_DIV_S);
  64. SET_PERI_REG_BITS(SYSCON_SARADC_FSM_REG, SYSCON_SARADC_RSTB_WAIT, 8, SYSCON_SARADC_RSTB_WAIT_S); /* was 1 */
  65. SET_PERI_REG_BITS(SYSCON_SARADC_FSM_REG, SYSCON_SARADC_START_WAIT, 10, SYSCON_SARADC_START_WAIT_S);
  66. SET_PERI_REG_BITS(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_WORK_MODE, 0, SYSCON_SARADC_WORK_MODE_S);
  67. SET_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR_SEL);
  68. CLEAR_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_DATA_SAR_SEL);
  69. SET_PERI_REG_BITS(I2S_SAMPLE_RATE_CONF_REG(0), I2S_RX_BCK_DIV_NUM, 20, I2S_RX_BCK_DIV_NUM_S);
  70. SET_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_DATA_TO_I2S);
  71. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_CAMERA_EN);
  72. SET_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_LCD_EN);
  73. SET_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE);
  74. SET_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE_TEST_EN);
  75. SET_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_START);
  76. }
  77. void bootloader_random_disable(void)
  78. {
  79. /* Reset some i2s configuration (possibly redundant as we reset entire
  80. I2S peripheral further down). */
  81. CLEAR_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_START);
  82. SET_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_RESET);
  83. CLEAR_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_RESET);
  84. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_CAMERA_EN);
  85. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_LCD_EN);
  86. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE_TEST_EN);
  87. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE);
  88. /* Disable i2s clock */
  89. #ifdef BOOTLOADER_BUILD
  90. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, DPORT_I2S0_CLK_EN);
  91. #else
  92. periph_module_disable(PERIPH_I2S0_MODULE);
  93. #endif // BOOTLOADER_BUILD
  94. /* Restore SYSCON mode registers */
  95. CLEAR_PERI_REG_MASK(SENS_SAR_READ_CTRL_REG, SENS_SAR1_DIG_FORCE);
  96. CLEAR_PERI_REG_MASK(SENS_SAR_READ_CTRL2_REG, SENS_SAR2_DIG_FORCE);
  97. /* Restore SAR ADC mode */
  98. CLEAR_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_SAR2_EN_TEST);
  99. CLEAR_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR2_MUX
  100. | SYSCON_SARADC_SAR_SEL | SYSCON_SARADC_DATA_TO_I2S);
  101. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S);
  102. SET_PERI_REG_BITS(SYSCON_SARADC_FSM_REG, SYSCON_SARADC_START_WAIT, 8, SYSCON_SARADC_START_WAIT_S);
  103. /* Reset i2s peripheral */
  104. #ifdef BOOTLOADER_BUILD
  105. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_RST_EN_REG, DPORT_I2S0_RST);
  106. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERIP_RST_EN_REG, DPORT_I2S0_RST);
  107. #else
  108. periph_module_reset(PERIPH_I2S0_MODULE);
  109. #endif
  110. /* Disable pull supply voltage to SAR ADC */
  111. CLEAR_PERI_REG_MASK(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_ENT_RTC);
  112. SET_PERI_REG_BITS(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_DTEST_RTC, 0, RTC_CNTL_DTEST_RTC_S);
  113. }