panic.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdlib.h>
  7. #include <string.h>
  8. #include "esp_err.h"
  9. #include "esp_attr.h"
  10. #include "esp_private/system_internal.h"
  11. #include "esp_private/usb_console.h"
  12. #include "esp_cpu.h"
  13. #include "soc/rtc.h"
  14. #include "hal/timer_hal.h"
  15. #include "hal/wdt_types.h"
  16. #include "hal/wdt_hal.h"
  17. #include "esp_private/esp_int_wdt.h"
  18. #include "esp_private/panic_internal.h"
  19. #include "port/panic_funcs.h"
  20. #include "esp_rom_sys.h"
  21. #include "sdkconfig.h"
  22. #if __has_include("esp_app_desc.h")
  23. #define WITH_ELF_SHA256
  24. #include "esp_app_desc.h"
  25. #endif
  26. #if CONFIG_ESP_COREDUMP_ENABLE
  27. #include "esp_core_dump.h"
  28. #endif
  29. #if CONFIG_APPTRACE_ENABLE
  30. #include "esp_app_trace.h"
  31. #if CONFIG_APPTRACE_SV_ENABLE
  32. #include "SEGGER_RTT.h"
  33. #endif
  34. #if CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO == -1
  35. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO ESP_APPTRACE_TMO_INFINITE
  36. #else
  37. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO (1000*CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO)
  38. #endif
  39. #endif // CONFIG_APPTRACE_ENABLE
  40. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  41. #include "hal/uart_hal.h"
  42. #endif
  43. #if CONFIG_ESP_SYSTEM_PANIC_GDBSTUB
  44. #include "esp_gdbstub.h"
  45. #endif
  46. #if CONFIG_ESP_CONSOLE_USB_SERIAL_JTAG || CONFIG_ESP_CONSOLE_SECONDARY_USB_SERIAL_JTAG
  47. #include "hal/usb_serial_jtag_ll.h"
  48. #endif
  49. bool g_panic_abort = false;
  50. static char *s_panic_abort_details = NULL;
  51. static wdt_hal_context_t rtc_wdt_ctx = RWDT_HAL_CONTEXT_DEFAULT();
  52. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  53. #if CONFIG_ESP_CONSOLE_UART
  54. static uart_hal_context_t s_panic_uart = { .dev = CONFIG_ESP_CONSOLE_UART_NUM == 0 ? &UART0 :&UART1 };
  55. static void panic_print_char_uart(const char c)
  56. {
  57. uint32_t sz = 0;
  58. while (!uart_hal_get_txfifo_len(&s_panic_uart));
  59. uart_hal_write_txfifo(&s_panic_uart, (uint8_t *) &c, 1, &sz);
  60. }
  61. #endif // CONFIG_ESP_CONSOLE_UART
  62. #if CONFIG_ESP_CONSOLE_USB_CDC
  63. static void panic_print_char_usb_cdc(const char c)
  64. {
  65. esp_usb_console_write_buf(&c, 1);
  66. /* result ignored */
  67. }
  68. #endif // CONFIG_ESP_CONSOLE_USB_CDC
  69. #if CONFIG_ESP_CONSOLE_USB_SERIAL_JTAG || CONFIG_ESP_CONSOLE_SECONDARY_USB_SERIAL_JTAG
  70. //Timeout; if there's no host listening, the txfifo won't ever
  71. //be writable after the first packet.
  72. #define USBSERIAL_TIMEOUT_MAX_US 50000
  73. static int s_usbserial_timeout = 0;
  74. static void panic_print_char_usb_serial_jtag(const char c)
  75. {
  76. while (!usb_serial_jtag_ll_txfifo_writable() && s_usbserial_timeout < (USBSERIAL_TIMEOUT_MAX_US / 100)) {
  77. esp_rom_delay_us(100);
  78. s_usbserial_timeout++;
  79. }
  80. if (usb_serial_jtag_ll_txfifo_writable()) {
  81. usb_serial_jtag_ll_write_txfifo((const uint8_t *)&c, 1);
  82. s_usbserial_timeout = 0;
  83. }
  84. }
  85. #endif //CONFIG_ESP_CONSOLE_USB_SERIAL_JTAG || CONFIG_ESP_CONSOLE_SECONDARY_USB_SERIAL_JTAG
  86. void panic_print_char(const char c)
  87. {
  88. #if CONFIG_ESP_CONSOLE_UART
  89. panic_print_char_uart(c);
  90. #endif
  91. #if CONFIG_ESP_CONSOLE_USB_CDC
  92. panic_print_char_usb_cdc(c);
  93. #endif
  94. #if CONFIG_ESP_CONSOLE_USB_SERIAL_JTAG || CONFIG_ESP_CONSOLE_SECONDARY_USB_SERIAL_JTAG
  95. panic_print_char_usb_serial_jtag(c);
  96. #endif
  97. }
  98. void panic_print_str(const char *str)
  99. {
  100. for (int i = 0; str[i] != 0; i++) {
  101. panic_print_char(str[i]);
  102. }
  103. }
  104. void panic_print_hex(int h)
  105. {
  106. int x;
  107. int c;
  108. // Does not print '0x', only the digits (8 digits to print)
  109. for (x = 0; x < 8; x++) {
  110. c = (h >> 28) & 0xf; // extract the leftmost byte
  111. if (c < 10) {
  112. panic_print_char('0' + c);
  113. } else {
  114. panic_print_char('a' + c - 10);
  115. }
  116. h <<= 4; // move the 2nd leftmost byte to the left, to be extracted next
  117. }
  118. }
  119. void panic_print_dec(int d)
  120. {
  121. // can print at most 2 digits!
  122. int n1, n2;
  123. n1 = d % 10; // extract ones digit
  124. n2 = d / 10; // extract tens digit
  125. if (n2 == 0) {
  126. panic_print_char(' ');
  127. } else {
  128. panic_print_char(n2 + '0');
  129. }
  130. panic_print_char(n1 + '0');
  131. }
  132. #endif // CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  133. /*
  134. If watchdogs are enabled, the panic handler runs the risk of getting aborted pre-emptively because
  135. an overzealous watchdog decides to reset it. On the other hand, if we disable all watchdogs, we run
  136. the risk of somehow halting in the panic handler and not resetting. That is why this routine kills
  137. all watchdogs except the timer group 0 watchdog, and it reconfigures that to reset the chip after
  138. one second.
  139. We have to do this before we do anything that might cause issues in the WDT interrupt handlers,
  140. for example stalling the other core on ESP32 may cause the ESP32_ECO3_CACHE_LOCK_FIX
  141. handler to get stuck.
  142. */
  143. void esp_panic_handler_reconfigure_wdts(uint32_t timeout_ms)
  144. {
  145. wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
  146. #if SOC_TIMER_GROUPS >= 2
  147. // IDF-3825
  148. wdt_hal_context_t wdt1_context = {.inst = WDT_MWDT1, .mwdt_dev = &TIMERG1};
  149. #endif
  150. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  151. //Reconfigure TWDT (Timer Group 0)
  152. wdt_hal_init(&wdt0_context, WDT_MWDT0, MWDT0_TICK_PRESCALER, false); //Prescaler: wdt counts in ticks of TG0_WDT_TICK_US
  153. wdt_hal_write_protect_disable(&wdt0_context);
  154. wdt_hal_config_stage(&wdt0_context, 0, timeout_ms * 1000 / MWDT0_TICKS_PER_US, WDT_STAGE_ACTION_RESET_SYSTEM); //1 second before reset
  155. wdt_hal_enable(&wdt0_context);
  156. wdt_hal_write_protect_enable(&wdt0_context);
  157. #if SOC_TIMER_GROUPS >= 2
  158. //Disable IWDT (Timer Group 1)
  159. wdt_hal_write_protect_disable(&wdt1_context);
  160. wdt_hal_disable(&wdt1_context);
  161. wdt_hal_write_protect_enable(&wdt1_context);
  162. #endif
  163. }
  164. /*
  165. This disables all the watchdogs for when we call the gdbstub.
  166. */
  167. static inline void disable_all_wdts(void)
  168. {
  169. wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
  170. #if SOC_TIMER_GROUPS >= 2
  171. wdt_hal_context_t wdt1_context = {.inst = WDT_MWDT1, .mwdt_dev = &TIMERG1};
  172. #endif
  173. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  174. //Task WDT is the Main Watchdog Timer of Timer Group 0
  175. wdt_hal_write_protect_disable(&wdt0_context);
  176. wdt_hal_disable(&wdt0_context);
  177. wdt_hal_write_protect_enable(&wdt0_context);
  178. #if SOC_TIMER_GROUPS >= 2
  179. //Interupt WDT is the Main Watchdog Timer of Timer Group 1
  180. wdt_hal_write_protect_disable(&wdt1_context);
  181. wdt_hal_disable(&wdt1_context);
  182. wdt_hal_write_protect_enable(&wdt1_context);
  183. #endif
  184. }
  185. static void print_abort_details(const void *f)
  186. {
  187. panic_print_str(s_panic_abort_details);
  188. }
  189. // Control arrives from chip-specific panic handler, environment prepared for
  190. // the 'main' logic of panic handling. This means that chip-specific stuff have
  191. // already been done, and panic_info_t has been filled.
  192. void esp_panic_handler(panic_info_t *info)
  193. {
  194. // The port-level panic handler has already called this, but call it again
  195. // to reset the TG0WDT period
  196. esp_panic_handler_reconfigure_wdts(1000);
  197. // If the exception was due to an abort, override some of the panic info
  198. if (g_panic_abort) {
  199. info->description = NULL;
  200. info->details = s_panic_abort_details ? print_abort_details : NULL;
  201. info->reason = NULL;
  202. info->exception = PANIC_EXCEPTION_ABORT;
  203. }
  204. /*
  205. * For any supported chip, the panic handler prints the contents of panic_info_t in the following format:
  206. *
  207. *
  208. * Guru Meditation Error: Core <core> (<exception>). <description>
  209. * <details>
  210. *
  211. * <state>
  212. *
  213. * <elf_info>
  214. *
  215. *
  216. * ----------------------------------------------------------------------------------------
  217. * core - core where exception was triggered
  218. * exception - what kind of exception occurred
  219. * description - a short description regarding the exception that occurred
  220. * details - more details about the exception
  221. * state - processor state like register contents, and backtrace
  222. * elf_info - details about the image currently running
  223. *
  224. * NULL fields in panic_info_t are not printed.
  225. *
  226. * */
  227. if (info->reason) {
  228. panic_print_str("Guru Meditation Error: Core ");
  229. panic_print_dec(info->core);
  230. panic_print_str(" panic'ed (");
  231. panic_print_str(info->reason);
  232. panic_print_str("). ");
  233. }
  234. if (info->description) {
  235. panic_print_str(info->description);
  236. }
  237. panic_print_str("\r\n");
  238. PANIC_INFO_DUMP(info, details);
  239. panic_print_str("\r\n");
  240. // If on-chip-debugger is attached, and system is configured to be aware of this,
  241. // then only print up to details. Users should be able to probe for the other information
  242. // in debug mode.
  243. if (esp_cpu_dbgr_is_attached()) {
  244. panic_print_str("Setting breakpoint at 0x");
  245. panic_print_hex((uint32_t)info->addr);
  246. panic_print_str(" and returning...\r\n");
  247. disable_all_wdts();
  248. #if CONFIG_APPTRACE_ENABLE
  249. #if CONFIG_APPTRACE_SV_ENABLE
  250. SEGGER_RTT_ESP_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  251. #else
  252. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  253. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  254. #endif
  255. #endif
  256. esp_cpu_set_breakpoint(0, info->addr); // use breakpoint 0
  257. return;
  258. }
  259. // start panic WDT to restart system if we hang in this handler
  260. if (!wdt_hal_is_enabled(&rtc_wdt_ctx)) {
  261. wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
  262. uint32_t stage_timeout_ticks = (uint32_t)(7000ULL * rtc_clk_slow_freq_get_hz() / 1000ULL);
  263. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  264. wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
  265. // 64KB of core dump data (stacks of about 30 tasks) will produce ~85KB base64 data.
  266. // @ 115200 UART speed it will take more than 6 sec to print them out.
  267. wdt_hal_enable(&rtc_wdt_ctx);
  268. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  269. }
  270. esp_panic_handler_reconfigure_wdts(1000); // Restart WDT again
  271. PANIC_INFO_DUMP(info, state);
  272. panic_print_str("\r\n");
  273. /* No matter if we come here from abort or an exception, this variable must be reset.
  274. * Else, any exception/error occurring during the current panic handler would considered
  275. * an abort. Do this after PANIC_INFO_DUMP(info, state) as it also checks this variable.
  276. * For example, if coredump triggers a stack overflow and this variable is not reset,
  277. * the second panic would be still be marked as the result of an abort, even the previous
  278. * message reason would be kept. */
  279. g_panic_abort = false;
  280. #ifdef WITH_ELF_SHA256
  281. panic_print_str("\r\nELF file SHA256: ");
  282. char sha256_buf[65];
  283. esp_app_get_elf_sha256(sha256_buf, sizeof(sha256_buf));
  284. panic_print_str(sha256_buf);
  285. panic_print_str("\r\n");
  286. #endif
  287. panic_print_str("\r\n");
  288. #if CONFIG_APPTRACE_ENABLE
  289. disable_all_wdts();
  290. #if CONFIG_APPTRACE_SV_ENABLE
  291. SEGGER_RTT_ESP_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  292. #else
  293. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  294. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  295. #endif
  296. esp_panic_handler_reconfigure_wdts(1000); // restore WDT config
  297. #endif // CONFIG_APPTRACE_ENABLE
  298. #if CONFIG_ESP_COREDUMP_ENABLE
  299. static bool s_dumping_core;
  300. if (s_dumping_core) {
  301. panic_print_str("Re-entered core dump! Exception happened during core dump!\r\n");
  302. } else {
  303. disable_all_wdts();
  304. s_dumping_core = true;
  305. #if CONFIG_ESP_COREDUMP_ENABLE_TO_FLASH
  306. esp_core_dump_to_flash(info);
  307. #endif
  308. #if CONFIG_ESP_COREDUMP_ENABLE_TO_UART && !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  309. esp_core_dump_to_uart(info);
  310. #endif
  311. s_dumping_core = false;
  312. esp_panic_handler_reconfigure_wdts(1000);
  313. }
  314. #endif /* CONFIG_ESP_COREDUMP_ENABLE */
  315. #if CONFIG_ESP_SYSTEM_PANIC_GDBSTUB
  316. disable_all_wdts();
  317. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  318. wdt_hal_disable(&rtc_wdt_ctx);
  319. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  320. panic_print_str("Entering gdb stub now.\r\n");
  321. esp_gdbstub_panic_handler((void *)info->frame);
  322. #else
  323. #if CONFIG_ESP_SYSTEM_PANIC_REBOOT_DELAY_SECONDS
  324. // start RTC WDT if it hasn't been started yet and set the timeout to more than the delay time
  325. wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
  326. uint32_t stage_timeout_ticks = (uint32_t)(((CONFIG_ESP_SYSTEM_PANIC_REBOOT_DELAY_SECONDS + 1) * 1000
  327. * rtc_clk_slow_freq_get_hz()) / 1000ULL);
  328. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  329. wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
  330. // 64KB of core dump data (stacks of about 30 tasks) will produce ~85KB base64 data.
  331. // @ 115200 UART speed it will take more than 6 sec to print them out.
  332. wdt_hal_enable(&rtc_wdt_ctx);
  333. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  334. esp_panic_handler_reconfigure_wdts((CONFIG_ESP_SYSTEM_PANIC_REBOOT_DELAY_SECONDS + 1) * 1000);
  335. panic_print_str("Rebooting in ");
  336. panic_print_dec(CONFIG_ESP_SYSTEM_PANIC_REBOOT_DELAY_SECONDS);
  337. panic_print_str(" seconds...\r\n");
  338. esp_rom_delay_us(CONFIG_ESP_SYSTEM_PANIC_REBOOT_DELAY_SECONDS * 1000000);
  339. esp_panic_handler_reconfigure_wdts(1000);
  340. #endif /* CONFIG_ESP_SYSTEM_PANIC_REBOOT_DELAY_SECONDS */
  341. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  342. wdt_hal_disable(&rtc_wdt_ctx);
  343. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  344. #if CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  345. if (esp_reset_reason_get_hint() == ESP_RST_UNKNOWN) {
  346. switch (info->exception) {
  347. case PANIC_EXCEPTION_IWDT:
  348. esp_reset_reason_set_hint(ESP_RST_INT_WDT);
  349. break;
  350. case PANIC_EXCEPTION_TWDT:
  351. esp_reset_reason_set_hint(ESP_RST_TASK_WDT);
  352. break;
  353. case PANIC_EXCEPTION_ABORT:
  354. case PANIC_EXCEPTION_FAULT:
  355. default:
  356. esp_reset_reason_set_hint(ESP_RST_PANIC);
  357. break; // do not touch the previously set reset reason hint
  358. }
  359. }
  360. panic_print_str("Rebooting...\r\n");
  361. panic_restart();
  362. #else /* CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT */
  363. disable_all_wdts();
  364. panic_print_str("CPU halted.\r\n");
  365. while (1);
  366. #endif /* CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT */
  367. #endif /* CONFIG_ESP_SYSTEM_PANIC_GDBSTUB */
  368. }
  369. void IRAM_ATTR __attribute__((noreturn, no_sanitize_undefined)) panic_abort(const char *details)
  370. {
  371. g_panic_abort = true;
  372. s_panic_abort_details = (char *) details;
  373. #if CONFIG_APPTRACE_ENABLE
  374. #if CONFIG_APPTRACE_SV_ENABLE
  375. SEGGER_RTT_ESP_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  376. #else
  377. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  378. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  379. #endif
  380. #endif
  381. *((volatile int *) 0) = 0; // NOLINT(clang-analyzer-core.NullDereference) should be an invalid operation on targets
  382. while (1);
  383. }
  384. /* Weak versions of reset reason hint functions.
  385. * If these weren't provided, reset reason code would be linked into the app
  386. * even if the app never called esp_reset_reason().
  387. */
  388. void IRAM_ATTR __attribute__((weak)) esp_reset_reason_set_hint(esp_reset_reason_t hint)
  389. {
  390. }
  391. esp_reset_reason_t IRAM_ATTR __attribute__((weak)) esp_reset_reason_get_hint(void)
  392. {
  393. return ESP_RST_UNKNOWN;
  394. }