timer.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <string.h>
  7. #include "esp_log.h"
  8. #include "esp_err.h"
  9. #include "esp_check.h"
  10. #include "esp_intr_alloc.h"
  11. #include "freertos/FreeRTOS.h"
  12. #include "driver/timer.h"
  13. #include "esp_private/periph_ctrl.h"
  14. #include "hal/timer_hal.h"
  15. #include "hal/timer_ll.h"
  16. #include "hal/check.h"
  17. #include "soc/timer_periph.h"
  18. #include "soc/rtc.h"
  19. #include "soc/timer_group_reg.h"
  20. static const char *TIMER_TAG = "timer_group";
  21. #define TIMER_GROUP_NUM_ERROR "TIMER GROUP NUM ERROR"
  22. #define TIMER_NUM_ERROR "HW TIMER NUM ERROR"
  23. #define TIMER_PARAM_ADDR_ERROR "HW TIMER PARAM ADDR ERROR"
  24. #define TIMER_NEVER_INIT_ERROR "HW TIMER NEVER INIT ERROR"
  25. #define TIMER_COUNT_DIR_ERROR "HW TIMER COUNTER DIR ERROR"
  26. #define TIMER_AUTORELOAD_ERROR "HW TIMER AUTORELOAD ERROR"
  27. #define TIMER_SCALE_ERROR "HW TIMER SCALE ERROR"
  28. #define TIMER_ALARM_ERROR "HW TIMER ALARM ERROR"
  29. #define DIVIDER_RANGE_ERROR "HW TIMER divider outside of [2, 65536] range error"
  30. #define TIMER_ENTER_CRITICAL(mux) portENTER_CRITICAL_SAFE(mux);
  31. #define TIMER_EXIT_CRITICAL(mux) portEXIT_CRITICAL_SAFE(mux);
  32. typedef struct {
  33. timer_isr_t fn; /*!< isr function */
  34. void *args; /*!< isr function args */
  35. timer_isr_handle_t timer_isr_handle; /*!< interrupt handle */
  36. timer_group_t isr_timer_group; /*!< timer group of interrupt triggered */
  37. } timer_isr_func_t;
  38. typedef struct {
  39. timer_hal_context_t hal;
  40. timer_isr_func_t timer_isr_fun;
  41. gptimer_clock_source_t clk_src;
  42. gptimer_count_direction_t direction;
  43. uint32_t divider;
  44. bool alarm_en;
  45. bool auto_reload_en;
  46. bool counter_en;
  47. } timer_obj_t;
  48. static timer_obj_t *p_timer_obj[TIMER_GROUP_MAX][TIMER_MAX] = {0};
  49. static portMUX_TYPE timer_spinlock[TIMER_GROUP_MAX] = { [0 ... TIMER_GROUP_MAX - 1] = portMUX_INITIALIZER_UNLOCKED, };
  50. esp_err_t timer_get_counter_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t *timer_val)
  51. {
  52. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  53. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  54. ESP_RETURN_ON_FALSE(timer_val != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  55. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  56. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  57. *timer_val = timer_ll_get_counter_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num);
  58. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  59. return ESP_OK;
  60. }
  61. esp_err_t timer_get_counter_time_sec(timer_group_t group_num, timer_idx_t timer_num, double *time)
  62. {
  63. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  64. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  65. ESP_RETURN_ON_FALSE(time != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  66. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  67. uint64_t timer_val = timer_ll_get_counter_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num);
  68. uint32_t div = p_timer_obj[group_num][timer_num]->divider;
  69. switch (p_timer_obj[group_num][timer_num]->clk_src) {
  70. case GPTIMER_CLK_SRC_APB:
  71. *time = (double)timer_val * div / rtc_clk_apb_freq_get();
  72. break;
  73. #if SOC_TIMER_GROUP_SUPPORT_XTAL
  74. case GPTIMER_CLK_SRC_XTAL:
  75. *time = (double)timer_val * div / ((int)rtc_clk_xtal_freq_get() * MHZ);
  76. break;
  77. #endif
  78. default:
  79. ESP_RETURN_ON_FALSE(false, ESP_ERR_INVALID_ARG, TIMER_TAG, "invalid clock source");
  80. break;
  81. }
  82. return ESP_OK;
  83. }
  84. esp_err_t timer_set_counter_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t load_val)
  85. {
  86. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  87. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  88. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  89. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  90. timer_hal_set_counter_value(&(p_timer_obj[group_num][timer_num]->hal), load_val);
  91. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  92. return ESP_OK;
  93. }
  94. esp_err_t timer_start(timer_group_t group_num, timer_idx_t timer_num)
  95. {
  96. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  97. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  98. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  99. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  100. timer_ll_enable_counter(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, true);
  101. p_timer_obj[group_num][timer_num]->counter_en = true;
  102. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  103. return ESP_OK;
  104. }
  105. esp_err_t timer_pause(timer_group_t group_num, timer_idx_t timer_num)
  106. {
  107. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  108. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  109. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  110. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  111. timer_ll_enable_counter(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, false);
  112. p_timer_obj[group_num][timer_num]->counter_en = false;
  113. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  114. return ESP_OK;
  115. }
  116. esp_err_t timer_set_counter_mode(timer_group_t group_num, timer_idx_t timer_num, timer_count_dir_t counter_dir)
  117. {
  118. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  119. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  120. ESP_RETURN_ON_FALSE(counter_dir < TIMER_COUNT_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_COUNT_DIR_ERROR);
  121. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  122. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  123. timer_ll_set_count_direction(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, counter_dir);
  124. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  125. return ESP_OK;
  126. }
  127. esp_err_t timer_set_auto_reload(timer_group_t group_num, timer_idx_t timer_num, timer_autoreload_t reload)
  128. {
  129. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  130. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  131. ESP_RETURN_ON_FALSE(reload < TIMER_AUTORELOAD_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_AUTORELOAD_ERROR);
  132. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  133. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  134. timer_ll_enable_auto_reload(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, reload);
  135. p_timer_obj[group_num][timer_num]->auto_reload_en = reload;
  136. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  137. return ESP_OK;
  138. }
  139. esp_err_t timer_set_divider(timer_group_t group_num, timer_idx_t timer_num, uint32_t divider)
  140. {
  141. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  142. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  143. ESP_RETURN_ON_FALSE(divider > 1 && divider < 65537, ESP_ERR_INVALID_ARG, TIMER_TAG, DIVIDER_RANGE_ERROR);
  144. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  145. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  146. timer_ll_set_clock_prescale(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, divider);
  147. p_timer_obj[group_num][timer_num]->divider = divider;
  148. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  149. return ESP_OK;
  150. }
  151. esp_err_t timer_set_alarm_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t alarm_value)
  152. {
  153. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  154. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  155. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  156. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  157. timer_ll_set_alarm_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, alarm_value);
  158. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  159. return ESP_OK;
  160. }
  161. esp_err_t timer_get_alarm_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t *alarm_value)
  162. {
  163. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  164. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  165. ESP_RETURN_ON_FALSE(alarm_value != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  166. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  167. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  168. *alarm_value = timer_ll_get_alarm_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num);
  169. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  170. return ESP_OK;
  171. }
  172. esp_err_t timer_set_alarm(timer_group_t group_num, timer_idx_t timer_num, timer_alarm_t alarm_en)
  173. {
  174. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  175. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  176. ESP_RETURN_ON_FALSE(alarm_en < TIMER_ALARM_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_ALARM_ERROR);
  177. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  178. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  179. timer_ll_enable_alarm(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, alarm_en);
  180. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  181. return ESP_OK;
  182. }
  183. static void IRAM_ATTR timer_isr_default(void *arg)
  184. {
  185. bool is_awoken = false;
  186. timer_obj_t *timer_obj = (timer_obj_t *)arg;
  187. if (timer_obj == NULL || timer_obj->timer_isr_fun.fn == NULL) {
  188. return;
  189. }
  190. uint32_t timer_id = timer_obj->hal.timer_id;
  191. timer_hal_context_t *hal = &timer_obj->hal;
  192. TIMER_ENTER_CRITICAL(&timer_spinlock[timer_obj->timer_isr_fun.isr_timer_group]);
  193. uint32_t intr_status = timer_ll_get_intr_status(hal->dev);
  194. if (intr_status & TIMER_LL_EVENT_ALARM(timer_id)) {
  195. //Clear intrrupt status
  196. timer_ll_clear_intr_status(hal->dev, TIMER_LL_EVENT_ALARM(timer_id));
  197. is_awoken = timer_obj->timer_isr_fun.fn(timer_obj->timer_isr_fun.args);
  198. //If the timer is set to auto reload, we need enable it again, so it is triggered the next time
  199. timer_ll_enable_alarm(hal->dev, timer_id, timer_obj->auto_reload_en);
  200. }
  201. TIMER_EXIT_CRITICAL(&timer_spinlock[timer_obj->timer_isr_fun.isr_timer_group]);
  202. if (is_awoken) {
  203. portYIELD_FROM_ISR();
  204. }
  205. }
  206. esp_err_t timer_isr_callback_add(timer_group_t group_num, timer_idx_t timer_num, timer_isr_t isr_handler, void *args, int intr_alloc_flags)
  207. {
  208. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  209. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  210. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  211. timer_disable_intr(group_num, timer_num);
  212. p_timer_obj[group_num][timer_num]->timer_isr_fun.fn = isr_handler;
  213. p_timer_obj[group_num][timer_num]->timer_isr_fun.args = args;
  214. p_timer_obj[group_num][timer_num]->timer_isr_fun.isr_timer_group = group_num;
  215. timer_isr_register(group_num, timer_num, timer_isr_default, (void *)p_timer_obj[group_num][timer_num],
  216. intr_alloc_flags, &(p_timer_obj[group_num][timer_num]->timer_isr_fun.timer_isr_handle));
  217. timer_enable_intr(group_num, timer_num);
  218. return ESP_OK;
  219. }
  220. esp_err_t timer_isr_callback_remove(timer_group_t group_num, timer_idx_t timer_num)
  221. {
  222. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  223. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  224. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  225. timer_disable_intr(group_num, timer_num);
  226. p_timer_obj[group_num][timer_num]->timer_isr_fun.fn = NULL;
  227. p_timer_obj[group_num][timer_num]->timer_isr_fun.args = NULL;
  228. esp_intr_free(p_timer_obj[group_num][timer_num]->timer_isr_fun.timer_isr_handle);
  229. return ESP_OK;
  230. }
  231. esp_err_t timer_isr_register(timer_group_t group_num, timer_idx_t timer_num,
  232. void (*fn)(void *), void *arg, int intr_alloc_flags, timer_isr_handle_t *handle)
  233. {
  234. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  235. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  236. ESP_RETURN_ON_FALSE(fn != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  237. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  238. timer_hal_context_t *hal = &p_timer_obj[group_num][timer_num]->hal;
  239. return esp_intr_alloc_intrstatus(timer_group_periph_signals.groups[group_num].timer_irq_id[timer_num],
  240. intr_alloc_flags,
  241. (uint32_t)timer_ll_get_intr_status_reg(hal->dev),
  242. TIMER_LL_EVENT_ALARM(timer_num), fn, arg, handle);
  243. }
  244. esp_err_t timer_init(timer_group_t group_num, timer_idx_t timer_num, const timer_config_t *config)
  245. {
  246. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  247. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  248. ESP_RETURN_ON_FALSE(config != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  249. ESP_RETURN_ON_FALSE(config->divider > 1 && config->divider < 65537, ESP_ERR_INVALID_ARG, TIMER_TAG, DIVIDER_RANGE_ERROR);
  250. ESP_RETURN_ON_FALSE(config->intr_type < TIMER_INTR_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, "only support Level Interrupt");
  251. if (p_timer_obj[group_num][timer_num] == NULL) {
  252. p_timer_obj[group_num][timer_num] = (timer_obj_t *) heap_caps_calloc(1, sizeof(timer_obj_t), MALLOC_CAP_INTERNAL | MALLOC_CAP_8BIT);
  253. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num], ESP_ERR_NO_MEM, TIMER_TAG, "no mem for timer object");
  254. }
  255. timer_hal_context_t *hal = &p_timer_obj[group_num][timer_num]->hal;
  256. periph_module_enable(timer_group_periph_signals.groups[group_num].module);
  257. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  258. timer_hal_init(hal, group_num, timer_num);
  259. timer_hal_set_counter_value(hal, 0);
  260. timer_ll_set_clock_source(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, config->clk_src);
  261. timer_ll_set_clock_prescale(hal->dev, timer_num, config->divider);
  262. timer_ll_set_count_direction(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, config->counter_dir);
  263. timer_ll_enable_intr(hal->dev, TIMER_LL_EVENT_ALARM(timer_num), false);
  264. timer_ll_clear_intr_status(hal->dev, TIMER_LL_EVENT_ALARM(timer_num));
  265. timer_ll_enable_alarm(hal->dev, timer_num, config->alarm_en);
  266. timer_ll_enable_auto_reload(hal->dev, timer_num, config->auto_reload);
  267. timer_ll_enable_counter(hal->dev, timer_num, config->counter_en);
  268. p_timer_obj[group_num][timer_num]->clk_src = config->clk_src;
  269. p_timer_obj[group_num][timer_num]->alarm_en = config->alarm_en;
  270. p_timer_obj[group_num][timer_num]->auto_reload_en = config->auto_reload;
  271. p_timer_obj[group_num][timer_num]->direction = config->counter_dir;
  272. p_timer_obj[group_num][timer_num]->counter_en = config->counter_en;
  273. p_timer_obj[group_num][timer_num]->divider = config->divider;
  274. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  275. return ESP_OK;
  276. }
  277. esp_err_t timer_deinit(timer_group_t group_num, timer_idx_t timer_num)
  278. {
  279. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  280. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  281. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  282. timer_hal_context_t *hal = &p_timer_obj[group_num][timer_num]->hal;
  283. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  284. timer_ll_enable_counter(hal->dev, timer_num, false);
  285. timer_ll_enable_intr(hal->dev, TIMER_LL_EVENT_ALARM(timer_num), false);
  286. timer_ll_clear_intr_status(hal->dev, TIMER_LL_EVENT_ALARM(timer_num));
  287. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  288. free(p_timer_obj[group_num][timer_num]);
  289. p_timer_obj[group_num][timer_num] = NULL;
  290. return ESP_OK;
  291. }
  292. esp_err_t timer_get_config(timer_group_t group_num, timer_idx_t timer_num, timer_config_t *config)
  293. {
  294. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  295. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  296. ESP_RETURN_ON_FALSE(config != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  297. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  298. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  299. config->alarm_en = p_timer_obj[group_num][timer_num]->alarm_en;
  300. config->auto_reload = p_timer_obj[group_num][timer_num]->auto_reload_en;
  301. config->counter_dir = p_timer_obj[group_num][timer_num]->direction;
  302. config->counter_en = p_timer_obj[group_num][timer_num]->counter_en;
  303. config->divider = p_timer_obj[group_num][timer_num]->divider;
  304. config->intr_type = TIMER_INTR_LEVEL;
  305. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  306. return ESP_OK;
  307. }
  308. esp_err_t timer_group_intr_enable(timer_group_t group_num, timer_intr_t en_mask)
  309. {
  310. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  311. ESP_RETURN_ON_FALSE(p_timer_obj[group_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  312. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  313. timer_ll_enable_intr(p_timer_obj[group_num][0]->hal.dev, en_mask, true);
  314. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  315. return ESP_OK;
  316. }
  317. esp_err_t timer_group_intr_disable(timer_group_t group_num, timer_intr_t disable_mask)
  318. {
  319. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  320. ESP_RETURN_ON_FALSE(p_timer_obj[group_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  321. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  322. timer_ll_enable_intr(p_timer_obj[group_num][0]->hal.dev, disable_mask, false);
  323. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  324. return ESP_OK;
  325. }
  326. esp_err_t timer_enable_intr(timer_group_t group_num, timer_idx_t timer_num)
  327. {
  328. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  329. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  330. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  331. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  332. timer_ll_enable_intr(p_timer_obj[group_num][timer_num]->hal.dev, TIMER_LL_EVENT_ALARM(timer_num), true);
  333. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  334. return ESP_OK;
  335. }
  336. esp_err_t timer_disable_intr(timer_group_t group_num, timer_idx_t timer_num)
  337. {
  338. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  339. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  340. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  341. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  342. timer_ll_enable_intr(p_timer_obj[group_num][timer_num]->hal.dev, TIMER_LL_EVENT_ALARM(timer_num), false);
  343. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  344. return ESP_OK;
  345. }
  346. /* This function is deprecated */
  347. timer_intr_t IRAM_ATTR timer_group_intr_get_in_isr(timer_group_t group_num)
  348. {
  349. return timer_ll_get_intr_status(TIMER_LL_GET_HW(group_num));
  350. }
  351. uint32_t IRAM_ATTR timer_group_get_intr_status_in_isr(timer_group_t group_num)
  352. {
  353. uint32_t intr_status = 0;
  354. if (p_timer_obj[group_num][TIMER_0] != NULL) {
  355. intr_status = timer_ll_get_intr_status(TIMER_LL_GET_HW(group_num)) & TIMER_LL_EVENT_ALARM(0);
  356. }
  357. #if SOC_TIMER_GROUP_TIMERS_PER_GROUP > 1
  358. else if (p_timer_obj[group_num][TIMER_1] != NULL) {
  359. intr_status = timer_ll_get_intr_status(TIMER_LL_GET_HW(group_num)) & TIMER_LL_EVENT_ALARM(1);
  360. }
  361. #endif
  362. return intr_status;
  363. }
  364. /* This function is deprecated */
  365. void IRAM_ATTR timer_group_intr_clr_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  366. {
  367. timer_group_clr_intr_status_in_isr(group_num, timer_num);
  368. }
  369. void IRAM_ATTR timer_group_clr_intr_status_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  370. {
  371. timer_ll_clear_intr_status(p_timer_obj[group_num][timer_num]->hal.dev, TIMER_LL_EVENT_ALARM(timer_num));
  372. }
  373. void IRAM_ATTR timer_group_enable_alarm_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  374. {
  375. timer_ll_enable_alarm(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, true);
  376. }
  377. uint64_t IRAM_ATTR timer_group_get_counter_value_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  378. {
  379. uint64_t val = timer_ll_get_counter_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num);
  380. return val;
  381. }
  382. void IRAM_ATTR timer_group_set_alarm_value_in_isr(timer_group_t group_num, timer_idx_t timer_num, uint64_t alarm_val)
  383. {
  384. timer_ll_set_alarm_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, alarm_val);
  385. }
  386. void IRAM_ATTR timer_group_set_counter_enable_in_isr(timer_group_t group_num, timer_idx_t timer_num, timer_start_t counter_en)
  387. {
  388. timer_ll_enable_counter(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, counter_en);
  389. p_timer_obj[group_num][timer_num]->counter_en = counter_en;
  390. }
  391. /* This function is deprecated */
  392. void IRAM_ATTR timer_group_clr_intr_sta_in_isr(timer_group_t group_num, timer_intr_t intr_mask)
  393. {
  394. for (uint32_t timer_idx = 0; timer_idx < TIMER_MAX; timer_idx++) {
  395. if (intr_mask & BIT(timer_idx)) {
  396. timer_group_clr_intr_status_in_isr(group_num, timer_idx);
  397. }
  398. }
  399. }
  400. bool IRAM_ATTR timer_group_get_auto_reload_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  401. {
  402. return p_timer_obj[group_num][timer_num]->auto_reload_en;
  403. }
  404. esp_err_t IRAM_ATTR timer_spinlock_take(timer_group_t group_num)
  405. {
  406. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  407. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  408. return ESP_OK;
  409. }
  410. esp_err_t IRAM_ATTR timer_spinlock_give(timer_group_t group_num)
  411. {
  412. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  413. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  414. return ESP_OK;
  415. }
  416. STATIC_HAL_REG_CHECK(TIMER_TAG, TIMER_INTR_T0, TIMG_T0_INT_CLR);
  417. #if SOC_TIMER_GROUP_TIMERS_PER_GROUP > 1
  418. STATIC_HAL_REG_CHECK(TIMER_TAG, TIMER_INTR_T1, TIMG_T1_INT_CLR);
  419. #endif
  420. STATIC_HAL_REG_CHECK(TIMER_TAG, TIMER_INTR_WDT, TIMG_WDT_INT_CLR);