rtc_module.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794
  1. // you may not use this file except in compliance with the License.
  2. // You may obtain a copy of the License at
  3. // http://www.apache.org/licenses/LICENSE-2.0
  4. //
  5. // Unless required by applicable law or agreed to in writing, software
  6. // distributed under the License is distributed on an "AS IS" BASIS,
  7. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  8. // See the License for the specific language governing permissions and
  9. // limitations under the License.
  10. #include <esp_types.h>
  11. #include <stdlib.h>
  12. #include <ctype.h>
  13. #include "rom/ets_sys.h"
  14. #include "esp_log.h"
  15. #include "soc/rtc_io_reg.h"
  16. #include "soc/sens_reg.h"
  17. #include "soc/rtc_cntl_reg.h"
  18. #include "rtc_io.h"
  19. #include "touch_pad.h"
  20. #include "adc.h"
  21. #include "dac.h"
  22. #include "freertos/FreeRTOS.h"
  23. #include "freertos/xtensa_api.h"
  24. #include "freertos/semphr.h"
  25. static const char *RTC_MODULE_TAG = "RTC_MODULE";
  26. #define RTC_MODULE_CHECK(a, str, ret_val) if (!(a)) { \
  27. ESP_LOGE(RTC_MODULE_TAG,"%s:%d (%s):%s", __FILE__, __LINE__, __FUNCTION__, str); \
  28. return (ret_val); \
  29. }
  30. #define ADC1_CHECK_FUNCTION_RET(fun_ret) if(fun_ret!=ESP_OK){\
  31. ESP_LOGE(RTC_MODULE_TAG,"%s:%d\n",__FUNCTION__,__LINE__);\
  32. return ESP_FAIL;\
  33. }
  34. #define DAC_ERR_STR_CHANNEL_ERROR "DAC channel error"
  35. portMUX_TYPE rtc_spinlock = portMUX_INITIALIZER_UNLOCKED;
  36. static xSemaphoreHandle rtc_touch_sem = NULL;
  37. //Reg,Mux,Fun,IE,Up,Down,Rtc_number
  38. const rtc_gpio_desc_t rtc_gpio_desc[GPIO_PIN_COUNT] = {
  39. {RTC_IO_TOUCH_PAD1_REG, RTC_IO_TOUCH_PAD1_MUX_SEL_M, RTC_IO_TOUCH_PAD1_FUN_SEL_S, RTC_IO_TOUCH_PAD1_FUN_IE_M, RTC_IO_TOUCH_PAD1_RUE_M, RTC_IO_TOUCH_PAD1_RDE_M, RTC_IO_TOUCH_PAD1_SLP_SEL_M, RTC_IO_TOUCH_PAD1_SLP_IE_M, RTC_IO_TOUCH_PAD1_HOLD_M, RTC_CNTL_TOUCH_PAD1_HOLD_FORCE_M, 11}, //0
  40. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //1
  41. {RTC_IO_TOUCH_PAD2_REG, RTC_IO_TOUCH_PAD2_MUX_SEL_M, RTC_IO_TOUCH_PAD2_FUN_SEL_S, RTC_IO_TOUCH_PAD2_FUN_IE_M, RTC_IO_TOUCH_PAD2_RUE_M, RTC_IO_TOUCH_PAD2_RDE_M, RTC_IO_TOUCH_PAD2_SLP_SEL_M, RTC_IO_TOUCH_PAD2_SLP_IE_M, RTC_IO_TOUCH_PAD2_HOLD_M, RTC_CNTL_TOUCH_PAD2_HOLD_FORCE_M, 12}, //2
  42. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //3
  43. {RTC_IO_TOUCH_PAD0_REG, RTC_IO_TOUCH_PAD0_MUX_SEL_M, RTC_IO_TOUCH_PAD0_FUN_SEL_S, RTC_IO_TOUCH_PAD0_FUN_IE_M, RTC_IO_TOUCH_PAD0_RUE_M, RTC_IO_TOUCH_PAD0_RDE_M, RTC_IO_TOUCH_PAD0_SLP_SEL_M, RTC_IO_TOUCH_PAD0_SLP_IE_M, RTC_IO_TOUCH_PAD0_HOLD_M, RTC_CNTL_TOUCH_PAD0_HOLD_FORCE_M, 10}, //4
  44. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //5
  45. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //6
  46. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //7
  47. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //8
  48. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //9
  49. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //10
  50. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //11
  51. {RTC_IO_TOUCH_PAD5_REG, RTC_IO_TOUCH_PAD5_MUX_SEL_M, RTC_IO_TOUCH_PAD5_FUN_SEL_S, RTC_IO_TOUCH_PAD5_FUN_IE_M, RTC_IO_TOUCH_PAD5_RUE_M, RTC_IO_TOUCH_PAD5_RDE_M, RTC_IO_TOUCH_PAD5_SLP_SEL_M, RTC_IO_TOUCH_PAD5_SLP_IE_M, RTC_IO_TOUCH_PAD5_HOLD_M, RTC_CNTL_TOUCH_PAD5_HOLD_FORCE_M, 15}, //12
  52. {RTC_IO_TOUCH_PAD4_REG, RTC_IO_TOUCH_PAD4_MUX_SEL_M, RTC_IO_TOUCH_PAD4_FUN_SEL_S, RTC_IO_TOUCH_PAD4_FUN_IE_M, RTC_IO_TOUCH_PAD4_RUE_M, RTC_IO_TOUCH_PAD4_RDE_M, RTC_IO_TOUCH_PAD4_SLP_SEL_M, RTC_IO_TOUCH_PAD4_SLP_IE_M, RTC_IO_TOUCH_PAD4_HOLD_M, RTC_CNTL_TOUCH_PAD4_HOLD_FORCE_M, 14}, //13
  53. {RTC_IO_TOUCH_PAD6_REG, RTC_IO_TOUCH_PAD6_MUX_SEL_M, RTC_IO_TOUCH_PAD6_FUN_SEL_S, RTC_IO_TOUCH_PAD6_FUN_IE_M, RTC_IO_TOUCH_PAD6_RUE_M, RTC_IO_TOUCH_PAD6_RDE_M, RTC_IO_TOUCH_PAD6_SLP_SEL_M, RTC_IO_TOUCH_PAD6_SLP_IE_M, RTC_IO_TOUCH_PAD6_HOLD_M, RTC_CNTL_TOUCH_PAD6_HOLD_FORCE_M, 16}, //14
  54. {RTC_IO_TOUCH_PAD3_REG, RTC_IO_TOUCH_PAD3_MUX_SEL_M, RTC_IO_TOUCH_PAD3_FUN_SEL_S, RTC_IO_TOUCH_PAD3_FUN_IE_M, RTC_IO_TOUCH_PAD3_RUE_M, RTC_IO_TOUCH_PAD3_RDE_M, RTC_IO_TOUCH_PAD3_SLP_SEL_M, RTC_IO_TOUCH_PAD3_SLP_IE_M, RTC_IO_TOUCH_PAD3_HOLD_M, RTC_CNTL_TOUCH_PAD3_HOLD_FORCE_M, 13}, //15
  55. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //16
  56. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //17
  57. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //18
  58. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //19
  59. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //20
  60. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //21
  61. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //22
  62. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //23
  63. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //24
  64. {RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_MUX_SEL_M, RTC_IO_PDAC1_FUN_SEL_S, RTC_IO_PDAC1_FUN_IE_M, RTC_IO_PDAC1_RUE_M, RTC_IO_PDAC1_RDE_M, RTC_IO_PDAC1_SLP_SEL_M, RTC_IO_PDAC1_SLP_IE_M, RTC_IO_PDAC1_HOLD_M, RTC_CNTL_PDAC1_HOLD_FORCE_M, 6}, //25
  65. {RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_MUX_SEL_M, RTC_IO_PDAC2_FUN_SEL_S, RTC_IO_PDAC2_FUN_IE_M, RTC_IO_PDAC2_RUE_M, RTC_IO_PDAC2_RDE_M, RTC_IO_PDAC2_SLP_SEL_M, RTC_IO_PDAC2_SLP_IE_M, RTC_IO_PDAC2_HOLD_M, RTC_CNTL_PDAC1_HOLD_FORCE_M, 7}, //26
  66. {RTC_IO_TOUCH_PAD7_REG, RTC_IO_TOUCH_PAD7_MUX_SEL_M, RTC_IO_TOUCH_PAD7_FUN_SEL_S, RTC_IO_TOUCH_PAD7_FUN_IE_M, RTC_IO_TOUCH_PAD7_RUE_M, RTC_IO_TOUCH_PAD7_RDE_M, RTC_IO_TOUCH_PAD7_SLP_SEL_M, RTC_IO_TOUCH_PAD7_SLP_IE_M, RTC_IO_TOUCH_PAD7_HOLD_M, RTC_CNTL_TOUCH_PAD7_HOLD_FORCE_M, 17}, //27
  67. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //28
  68. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //29
  69. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //30
  70. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //31
  71. {RTC_IO_XTAL_32K_PAD_REG, RTC_IO_X32P_MUX_SEL_M, RTC_IO_X32P_FUN_SEL_S, RTC_IO_X32P_FUN_IE_M, RTC_IO_X32P_RUE_M, RTC_IO_X32P_RDE_M, RTC_IO_X32P_SLP_SEL_M, RTC_IO_X32P_SLP_IE_M, RTC_IO_X32P_HOLD_M, RTC_CNTL_X32P_HOLD_FORCE_M, 9}, //32
  72. {RTC_IO_XTAL_32K_PAD_REG, RTC_IO_X32N_MUX_SEL_M, RTC_IO_X32N_FUN_SEL_S, RTC_IO_X32N_FUN_IE_M, RTC_IO_X32N_RUE_M, RTC_IO_X32N_RDE_M, RTC_IO_X32N_SLP_SEL_M, RTC_IO_X32N_SLP_IE_M, RTC_IO_X32N_HOLD_M, RTC_CNTL_X32N_HOLD_FORCE_M, 8}, //33
  73. {RTC_IO_ADC_PAD_REG, RTC_IO_ADC1_MUX_SEL_M, RTC_IO_ADC1_FUN_SEL_S, RTC_IO_ADC1_FUN_IE_M, 0, 0, RTC_IO_ADC1_SLP_SEL_M, RTC_IO_ADC1_SLP_IE_M, RTC_IO_ADC1_HOLD_M, RTC_CNTL_ADC1_HOLD_FORCE_M, 4}, //34
  74. {RTC_IO_ADC_PAD_REG, RTC_IO_ADC2_MUX_SEL_M, RTC_IO_ADC2_FUN_SEL_S, RTC_IO_ADC2_FUN_IE_M, 0, 0, RTC_IO_ADC2_SLP_SEL_M, RTC_IO_ADC2_SLP_IE_M, RTC_IO_ADC1_HOLD_M, RTC_CNTL_ADC2_HOLD_FORCE_M, 5}, //35
  75. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE1_MUX_SEL_M, RTC_IO_SENSE1_FUN_SEL_S, RTC_IO_SENSE1_FUN_IE_M, 0, 0, RTC_IO_SENSE1_SLP_SEL_M, RTC_IO_SENSE1_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE1_HOLD_FORCE_M, 0}, //36
  76. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE2_MUX_SEL_M, RTC_IO_SENSE2_FUN_SEL_S, RTC_IO_SENSE2_FUN_IE_M, 0, 0, RTC_IO_SENSE2_SLP_SEL_M, RTC_IO_SENSE2_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE2_HOLD_FORCE_M, 1}, //37
  77. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE3_MUX_SEL_M, RTC_IO_SENSE3_FUN_SEL_S, RTC_IO_SENSE3_FUN_IE_M, 0, 0, RTC_IO_SENSE3_SLP_SEL_M, RTC_IO_SENSE3_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE3_HOLD_FORCE_M, 2}, //38
  78. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE4_MUX_SEL_M, RTC_IO_SENSE4_FUN_SEL_S, RTC_IO_SENSE4_FUN_IE_M, 0, 0, RTC_IO_SENSE4_SLP_SEL_M, RTC_IO_SENSE4_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE4_HOLD_FORCE_M, 3}, //39
  79. };
  80. /*---------------------------------------------------------------
  81. RTC IO
  82. ---------------------------------------------------------------*/
  83. esp_err_t rtc_gpio_init(gpio_num_t gpio_num)
  84. {
  85. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  86. portENTER_CRITICAL(&rtc_spinlock);
  87. // 0: GPIO connected to digital GPIO module. 1: GPIO connected to analog RTC module.
  88. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, (rtc_gpio_desc[gpio_num].mux));
  89. //0:RTC FUNCIOTN 1,2,3:Reserved
  90. SET_PERI_REG_BITS(rtc_gpio_desc[gpio_num].reg, RTC_IO_TOUCH_PAD1_FUN_SEL_V, 0x0, rtc_gpio_desc[gpio_num].func);
  91. portEXIT_CRITICAL(&rtc_spinlock);
  92. return ESP_OK;
  93. }
  94. esp_err_t rtc_gpio_deinit(gpio_num_t gpio_num)
  95. {
  96. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  97. portENTER_CRITICAL(&rtc_spinlock);
  98. //Select Gpio as Digital Gpio
  99. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, (rtc_gpio_desc[gpio_num].mux));
  100. portEXIT_CRITICAL(&rtc_spinlock);
  101. return ESP_OK;
  102. }
  103. static esp_err_t rtc_gpio_output_enable(gpio_num_t gpio_num)
  104. {
  105. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  106. RTC_MODULE_CHECK(rtc_gpio_num != -1, "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  107. SET_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TS_S)));
  108. CLEAR_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TC_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TC_S)));
  109. return ESP_OK;
  110. }
  111. static esp_err_t rtc_gpio_output_disable(gpio_num_t gpio_num)
  112. {
  113. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  114. RTC_MODULE_CHECK(rtc_gpio_num != -1, "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  115. CLEAR_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TS_S)));
  116. SET_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TC_REG, (1 << ( rtc_gpio_num + RTC_GPIO_ENABLE_W1TC_S)));
  117. return ESP_OK;
  118. }
  119. static esp_err_t rtc_gpio_input_enable(gpio_num_t gpio_num)
  120. {
  121. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  122. portENTER_CRITICAL(&rtc_spinlock);
  123. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].ie);
  124. portEXIT_CRITICAL(&rtc_spinlock);
  125. return ESP_OK;
  126. }
  127. static esp_err_t rtc_gpio_input_disable(gpio_num_t gpio_num)
  128. {
  129. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  130. portENTER_CRITICAL(&rtc_spinlock);
  131. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].ie);
  132. portEXIT_CRITICAL(&rtc_spinlock);
  133. return ESP_OK;
  134. }
  135. esp_err_t rtc_gpio_set_level(gpio_num_t gpio_num, uint32_t level)
  136. {
  137. int rtc_gpio_num = rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;;
  138. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  139. if (level) {
  140. WRITE_PERI_REG(RTC_GPIO_OUT_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_OUT_DATA_W1TS_S)));
  141. } else {
  142. WRITE_PERI_REG(RTC_GPIO_OUT_W1TC_REG, (1 << (rtc_gpio_num + RTC_GPIO_OUT_DATA_W1TC_S)));
  143. }
  144. return ESP_OK;
  145. }
  146. uint32_t rtc_gpio_get_level(gpio_num_t gpio_num)
  147. {
  148. uint32_t level = 0;
  149. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  150. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  151. portENTER_CRITICAL(&rtc_spinlock);
  152. level = READ_PERI_REG(RTC_GPIO_IN_REG);
  153. portEXIT_CRITICAL(&rtc_spinlock);
  154. return ((level >> (RTC_GPIO_IN_NEXT_S + rtc_gpio_num)) & 0x01);
  155. }
  156. esp_err_t rtc_gpio_set_direction(gpio_num_t gpio_num, rtc_gpio_mode_t mode)
  157. {
  158. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  159. switch (mode) {
  160. case RTC_GPIO_MODE_INPUT_ONLY:
  161. rtc_gpio_output_disable(gpio_num);
  162. rtc_gpio_input_enable(gpio_num);
  163. break;
  164. case RTC_GPIO_MODE_OUTPUT_ONLY:
  165. rtc_gpio_output_enable(gpio_num);
  166. rtc_gpio_input_disable(gpio_num);
  167. break;
  168. case RTC_GPIO_MODE_INPUT_OUTUT:
  169. rtc_gpio_output_enable(gpio_num);
  170. rtc_gpio_input_enable(gpio_num);
  171. break;
  172. case RTC_GPIO_MODE_DISABLED:
  173. rtc_gpio_output_disable(gpio_num);
  174. rtc_gpio_input_disable(gpio_num);
  175. break;
  176. }
  177. return ESP_OK;
  178. }
  179. esp_err_t rtc_gpio_pullup_en(gpio_num_t gpio_num)
  180. {
  181. //this is a digital pad
  182. if (rtc_gpio_desc[gpio_num].pullup == 0) {
  183. return ESP_ERR_INVALID_ARG;
  184. }
  185. //this is a rtc pad
  186. portENTER_CRITICAL(&rtc_spinlock);
  187. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pullup);
  188. portEXIT_CRITICAL(&rtc_spinlock);
  189. return ESP_OK;
  190. }
  191. esp_err_t rtc_gpio_pulldown_en(gpio_num_t gpio_num)
  192. {
  193. //this is a digital pad
  194. if (rtc_gpio_desc[gpio_num].pulldown == 0) {
  195. return ESP_ERR_INVALID_ARG;
  196. }
  197. //this is a rtc pad
  198. portENTER_CRITICAL(&rtc_spinlock);
  199. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pulldown);
  200. portEXIT_CRITICAL(&rtc_spinlock);
  201. return ESP_OK;
  202. }
  203. esp_err_t rtc_gpio_pullup_dis(gpio_num_t gpio_num)
  204. {
  205. //this is a digital pad
  206. if ( rtc_gpio_desc[gpio_num].pullup == 0 ) {
  207. return ESP_ERR_INVALID_ARG;
  208. }
  209. //this is a rtc pad
  210. portENTER_CRITICAL(&rtc_spinlock);
  211. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pullup);
  212. portEXIT_CRITICAL(&rtc_spinlock);
  213. return ESP_OK;
  214. }
  215. esp_err_t rtc_gpio_pulldown_dis(gpio_num_t gpio_num)
  216. {
  217. //this is a digital pad
  218. if (rtc_gpio_desc[gpio_num].pulldown == 0) {
  219. return ESP_ERR_INVALID_ARG;
  220. }
  221. //this is a rtc pad
  222. portENTER_CRITICAL(&rtc_spinlock);
  223. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pulldown);
  224. portEXIT_CRITICAL(&rtc_spinlock);
  225. return ESP_OK;
  226. }
  227. esp_err_t rtc_gpio_hold_en(gpio_num_t gpio_num)
  228. {
  229. // check if an RTC IO
  230. if (rtc_gpio_desc[gpio_num].pullup == 0) {
  231. return ESP_ERR_INVALID_ARG;
  232. }
  233. portENTER_CRITICAL(&rtc_spinlock);
  234. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].hold);
  235. portEXIT_CRITICAL(&rtc_spinlock);
  236. return ESP_OK;
  237. }
  238. esp_err_t rtc_gpio_hold_dis(gpio_num_t gpio_num)
  239. {
  240. // check if an RTC IO
  241. if (rtc_gpio_desc[gpio_num].pullup == 0) {
  242. return ESP_ERR_INVALID_ARG;
  243. }
  244. portENTER_CRITICAL(&rtc_spinlock);
  245. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].hold);
  246. portEXIT_CRITICAL(&rtc_spinlock);
  247. return ESP_OK;
  248. }
  249. void rtc_gpio_force_hold_dis_all()
  250. {
  251. for (int gpio = 0; gpio < GPIO_PIN_COUNT; ++gpio) {
  252. const rtc_gpio_desc_t* desc = &rtc_gpio_desc[gpio];
  253. if (desc->hold_force != 0) {
  254. REG_CLR_BIT(RTC_CNTL_HOLD_FORCE_REG, desc->hold_force);
  255. }
  256. }
  257. }
  258. /*---------------------------------------------------------------
  259. Touch Pad
  260. ---------------------------------------------------------------*/
  261. esp_err_t touch_pad_isr_handler_register(void(*fn)(void *), void *arg, int intr_alloc_flags, touch_isr_handle_t *handle)
  262. {
  263. RTC_MODULE_CHECK(fn, "Touch_Pad ISR null", ESP_ERR_INVALID_ARG);
  264. return esp_intr_alloc(ETS_RTC_CORE_INTR_SOURCE, intr_alloc_flags, fn, arg, handle);
  265. }
  266. static esp_err_t touch_pad_get_io_num(touch_pad_t touch_num, gpio_num_t *gpio_num)
  267. {
  268. switch (touch_num) {
  269. case TOUCH_PAD_NUM0:
  270. *gpio_num = 4;
  271. break;
  272. case TOUCH_PAD_NUM1:
  273. *gpio_num = 0;
  274. break;
  275. case TOUCH_PAD_NUM2:
  276. *gpio_num = 2;
  277. break;
  278. case TOUCH_PAD_NUM3:
  279. *gpio_num = 15;
  280. break;
  281. case TOUCH_PAD_NUM4:
  282. *gpio_num = 13;
  283. break;
  284. case TOUCH_PAD_NUM5:
  285. *gpio_num = 12;
  286. break;
  287. case TOUCH_PAD_NUM6:
  288. *gpio_num = 14;
  289. break;
  290. case TOUCH_PAD_NUM7:
  291. *gpio_num = 27;
  292. break;
  293. case TOUCH_PAD_NUM8:
  294. *gpio_num = 33;
  295. break;
  296. case TOUCH_PAD_NUM9:
  297. *gpio_num = 32;
  298. break;
  299. default:
  300. return ESP_ERR_INVALID_ARG;
  301. }
  302. return ESP_OK;
  303. }
  304. static esp_err_t touch_pad_init_config(uint16_t sleep_cycle, uint16_t sample_cycle_num)
  305. {
  306. xSemaphoreTake(rtc_touch_sem, portMAX_DELAY);
  307. portENTER_CRITICAL(&rtc_spinlock);
  308. SET_PERI_REG_BITS(RTC_IO_TOUCH_CFG_REG, RTC_IO_TOUCH_XPD_BIAS, 1, RTC_IO_TOUCH_XPD_BIAS_S);
  309. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_MEAS_EN_CLR);
  310. //clear touch enable
  311. WRITE_PERI_REG(SENS_SAR_TOUCH_ENABLE_REG, 0x0);
  312. //enable Rtc Touch pad Timer
  313. SET_PERI_REG_MASK(RTC_CNTL_STATE0_REG, RTC_CNTL_TOUCH_SLP_TIMER_EN);
  314. //config pad module sleep time and sample num
  315. //Touch pad SleepCycle Time = 150Khz
  316. SET_PERI_REG_BITS(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_SLEEP_CYCLES, sleep_cycle, SENS_TOUCH_SLEEP_CYCLES_S);//150kHZ
  317. //Touch Pad Measure Time= 8Mhz
  318. SET_PERI_REG_BITS(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_MEAS_DELAY, sample_cycle_num, SENS_TOUCH_MEAS_DELAY_S); //8Mhz
  319. portEXIT_CRITICAL(&rtc_spinlock);
  320. xSemaphoreGive(rtc_touch_sem);
  321. return ESP_OK;
  322. }
  323. esp_err_t touch_pad_init()
  324. {
  325. if(rtc_touch_sem == NULL) {
  326. rtc_touch_sem = xSemaphoreCreateMutex();
  327. }
  328. if(rtc_touch_sem == NULL) {
  329. return ESP_FAIL;
  330. }
  331. return touch_pad_init_config(TOUCH_PAD_SLEEP_CYCLE_CONFIG, TOUCH_PAD_MEASURE_CYCLE_CONFIG);
  332. }
  333. esp_err_t touch_pad_deinit()
  334. {
  335. if(rtc_touch_sem == NULL) {
  336. return ESP_FAIL;
  337. }
  338. vSemaphoreDelete(rtc_touch_sem);
  339. rtc_touch_sem=NULL;
  340. return ESP_OK;
  341. }
  342. static void touch_pad_counter_init(touch_pad_t touch_num)
  343. {
  344. portENTER_CRITICAL(&rtc_spinlock);
  345. //Enable Tie,Init Level(Counter)
  346. SET_PERI_REG_MASK(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_TIE_OPT_M);
  347. //Touch Set Slop(Counter)
  348. SET_PERI_REG_BITS(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_DAC_V, 7, RTC_IO_TOUCH_PAD0_DAC_S);
  349. //Enable Touch Pad IO
  350. SET_PERI_REG_MASK(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_START_M);
  351. portEXIT_CRITICAL(&rtc_spinlock);
  352. }
  353. static void touch_pad_power_on(touch_pad_t touch_num)
  354. {
  355. portENTER_CRITICAL(&rtc_spinlock);
  356. //Enable Touch Pad Power on
  357. SET_PERI_REG_MASK(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_XPD_M);
  358. portEXIT_CRITICAL(&rtc_spinlock);
  359. }
  360. static void toch_pad_io_init(touch_pad_t touch_num)
  361. {
  362. gpio_num_t gpio_num = GPIO_NUM_0;
  363. touch_pad_get_io_num(touch_num, &gpio_num);
  364. rtc_gpio_init(gpio_num);
  365. rtc_gpio_set_direction(gpio_num, RTC_GPIO_MODE_DISABLED);
  366. rtc_gpio_pulldown_dis(gpio_num);
  367. rtc_gpio_pullup_dis(gpio_num);
  368. }
  369. static esp_err_t touch_start(touch_pad_t touch_num)
  370. {
  371. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  372. portENTER_CRITICAL(&rtc_spinlock);
  373. //Enable Digital rtc control :work mode and out mode
  374. SET_PERI_REG_MASK(SENS_SAR_TOUCH_ENABLE_REG, (1 << (touch_num + SENS_TOUCH_PAD_WORKEN_S)) | \
  375. (1 << (touch_num + SENS_TOUCH_PAD_OUTEN2_S)) | \
  376. (1 << (touch_num + SENS_TOUCH_PAD_OUTEN1_S)));
  377. portEXIT_CRITICAL(&rtc_spinlock);
  378. return ESP_OK;
  379. }
  380. esp_err_t touch_pad_config(touch_pad_t touch_num, uint16_t threshold)
  381. {
  382. RTC_MODULE_CHECK(rtc_touch_sem != NULL, "Touch pad not initialized", ESP_FAIL);
  383. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  384. xSemaphoreTake(rtc_touch_sem, portMAX_DELAY);
  385. portENTER_CRITICAL(&rtc_spinlock);
  386. //clear touch force ,select the Touch mode is Timer
  387. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_EN_M);
  388. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_FORCE_M);
  389. //set threshold
  390. uint8_t shift;
  391. shift = (touch_num & 1) ? SENS_TOUCH_OUT_TH1_S : SENS_TOUCH_OUT_TH0_S;
  392. SET_PERI_REG_BITS((SENS_SAR_TOUCH_THRES1_REG + (touch_num / 2) * 4), SENS_TOUCH_OUT_TH0, threshold, shift);
  393. //When touch value < threshold ,the Intr will give
  394. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_OUT_SEL);
  395. //Intr will give ,when SET0 < threshold
  396. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_OUT_1EN);
  397. //Enable Rtc Touch Module Intr,the Interrupt need Rtc out Enable
  398. SET_PERI_REG_MASK(RTC_CNTL_INT_ENA_REG, RTC_CNTL_TOUCH_INT_ENA);
  399. portEXIT_CRITICAL(&rtc_spinlock);
  400. xSemaphoreGive(rtc_touch_sem);
  401. touch_pad_power_on(touch_num);
  402. toch_pad_io_init(touch_num);
  403. touch_pad_counter_init(touch_num);
  404. touch_start(touch_num);
  405. return ESP_OK;
  406. }
  407. esp_err_t touch_pad_read(touch_pad_t touch_num, uint16_t *touch_value)
  408. {
  409. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  410. RTC_MODULE_CHECK(touch_value != NULL, "touch_value", ESP_ERR_INVALID_ARG);
  411. RTC_MODULE_CHECK(rtc_touch_sem != NULL, "Touch pad not initialized", ESP_FAIL);
  412. xSemaphoreTake(rtc_touch_sem, portMAX_DELAY);
  413. uint32_t v0 = READ_PERI_REG(SENS_SAR_TOUCH_ENABLE_REG);
  414. portENTER_CRITICAL(&rtc_spinlock);
  415. SET_PERI_REG_MASK(SENS_SAR_TOUCH_ENABLE_REG, (1 << (touch_num)));
  416. //Disable Intr
  417. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_ENABLE_REG, (1 << (touch_num + SENS_TOUCH_PAD_OUTEN2_S)) | \
  418. ((1 << (touch_num + SENS_TOUCH_PAD_OUTEN1_S))));
  419. toch_pad_io_init(touch_num);
  420. touch_pad_counter_init(touch_num);
  421. touch_pad_power_on(touch_num);
  422. //force oneTime test start
  423. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_EN_M);
  424. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_FORCE_M);
  425. SET_PERI_REG_BITS(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_XPD_WAIT, 10, SENS_TOUCH_XPD_WAIT_S);
  426. portEXIT_CRITICAL(&rtc_spinlock);
  427. while (GET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_MEAS_DONE) == 0) {};
  428. uint8_t shift = (touch_num & 1) ? SENS_TOUCH_MEAS_OUT1_S : SENS_TOUCH_MEAS_OUT0_S;
  429. *touch_value = READ_PERI_REG(SENS_SAR_TOUCH_OUT1_REG + (touch_num / 2) * 4) >> shift;
  430. WRITE_PERI_REG(SENS_SAR_TOUCH_ENABLE_REG, v0);
  431. //force oneTime test end
  432. //clear touch force ,select the Touch mode is Timer
  433. portENTER_CRITICAL(&rtc_spinlock);
  434. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_EN_M);
  435. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_FORCE_M);
  436. portEXIT_CRITICAL(&rtc_spinlock);
  437. xSemaphoreGive(rtc_touch_sem);
  438. return ESP_OK;
  439. }
  440. /*---------------------------------------------------------------
  441. ADC
  442. ---------------------------------------------------------------*/
  443. static esp_err_t adc1_pad_get_io_num(adc1_channel_t channel, gpio_num_t *gpio_num)
  444. {
  445. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  446. switch (channel) {
  447. case ADC1_CHANNEL_0:
  448. *gpio_num = 36;
  449. break;
  450. case ADC1_CHANNEL_1:
  451. *gpio_num = 37;
  452. break;
  453. case ADC1_CHANNEL_2:
  454. *gpio_num = 38;
  455. break;
  456. case ADC1_CHANNEL_3:
  457. *gpio_num = 39;
  458. break;
  459. case ADC1_CHANNEL_4:
  460. *gpio_num = 32;
  461. break;
  462. case ADC1_CHANNEL_5:
  463. *gpio_num = 33;
  464. break;
  465. case ADC1_CHANNEL_6:
  466. *gpio_num = 34;
  467. break;
  468. case ADC1_CHANNEL_7:
  469. *gpio_num = 35;
  470. break;
  471. default:
  472. return ESP_ERR_INVALID_ARG;
  473. }
  474. return ESP_OK;
  475. }
  476. static esp_err_t adc1_pad_init(adc1_channel_t channel)
  477. {
  478. gpio_num_t gpio_num = 0;
  479. ADC1_CHECK_FUNCTION_RET(adc1_pad_get_io_num(channel, &gpio_num));
  480. ADC1_CHECK_FUNCTION_RET(rtc_gpio_init(gpio_num));
  481. ADC1_CHECK_FUNCTION_RET(rtc_gpio_output_disable(gpio_num));
  482. ADC1_CHECK_FUNCTION_RET(rtc_gpio_input_disable(gpio_num));
  483. ADC1_CHECK_FUNCTION_RET(gpio_set_pull_mode(gpio_num, GPIO_FLOATING));
  484. return ESP_OK;
  485. }
  486. esp_err_t adc1_config_channel_atten(adc1_channel_t channel, adc_atten_t atten)
  487. {
  488. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  489. RTC_MODULE_CHECK(atten <= ADC_ATTEN_11db, "ADC Atten Err", ESP_ERR_INVALID_ARG);
  490. adc1_pad_init(channel);
  491. portENTER_CRITICAL(&rtc_spinlock);
  492. SET_PERI_REG_BITS(SENS_SAR_ATTEN1_REG, 3, atten, (channel * 2)); //SAR1_atten
  493. portEXIT_CRITICAL(&rtc_spinlock);
  494. return ESP_OK;
  495. }
  496. esp_err_t adc1_config_width(adc_bits_width_t width_bit)
  497. {
  498. portENTER_CRITICAL(&rtc_spinlock);
  499. SET_PERI_REG_BITS(SENS_SAR_START_FORCE_REG, SENS_SAR1_BIT_WIDTH_V, width_bit, SENS_SAR1_BIT_WIDTH_S); //SAR2_BIT_WIDTH[1:0]=0x3, SAR1_BIT_WIDTH[1:0]=0x3
  500. //Invert the adc value,the Output value is invert
  501. SET_PERI_REG_MASK(SENS_SAR_READ_CTRL_REG, SENS_SAR1_DATA_INV);
  502. //Set The adc sample width,invert adc value,must
  503. SET_PERI_REG_BITS(SENS_SAR_READ_CTRL_REG, SENS_SAR1_SAMPLE_BIT_V, width_bit, SENS_SAR1_SAMPLE_BIT_S); //digital sar1_bit_width[1:0]=3
  504. portEXIT_CRITICAL(&rtc_spinlock);
  505. return ESP_OK;
  506. }
  507. int adc1_get_voltage(adc1_channel_t channel)
  508. {
  509. uint16_t adc_value;
  510. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  511. portENTER_CRITICAL(&rtc_spinlock);
  512. //Adc Controler is Rtc module,not ulp coprocessor
  513. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 1, SENS_MEAS1_START_FORCE_S); //force pad mux and force start
  514. //Bit1=0:Fsm Bit1=1(Bit0=0:PownDown Bit10=1:Powerup)
  515. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S); //force XPD_SAR=0, use XPD_FSM
  516. //Disable Amp Bit1=0:Fsm Bit1=1(Bit0=0:PownDown Bit10=1:Powerup)
  517. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_AMP, 0x2, SENS_FORCE_XPD_AMP_S); //force XPD_AMP=0
  518. //Open the ADC1 Data port Not ulp coprocessor
  519. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 1, SENS_SAR1_EN_PAD_FORCE_S); //open the ADC1 data port
  520. //Select channel
  521. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, SENS_SAR1_EN_PAD, (1 << channel), SENS_SAR1_EN_PAD_S); //pad enable
  522. SET_PERI_REG_BITS(SENS_SAR_MEAS_CTRL_REG, 0xfff, 0x0, SENS_AMP_RST_FB_FSM_S); //[11:8]:short ref ground, [7:4]:short ref, [3:0]:rst fb
  523. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT1_REG, SENS_SAR_AMP_WAIT1, 0x1, SENS_SAR_AMP_WAIT1_S);
  524. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT1_REG, SENS_SAR_AMP_WAIT2, 0x1, SENS_SAR_AMP_WAIT2_S);
  525. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_SAR_AMP_WAIT3, 0x1, SENS_SAR_AMP_WAIT3_S);
  526. while (GET_PERI_REG_BITS2(SENS_SAR_SLAVE_ADDR1_REG, 0x7, SENS_MEAS_STATUS_S) != 0); //wait det_fsm==0
  527. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 0, SENS_MEAS1_START_SAR_S); //start force 0
  528. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 1, SENS_MEAS1_START_SAR_S); //start force 1
  529. while (GET_PERI_REG_MASK(SENS_SAR_MEAS_START1_REG, SENS_MEAS1_DONE_SAR) == 0) {}; //read done
  530. adc_value = GET_PERI_REG_BITS2(SENS_SAR_MEAS_START1_REG, SENS_MEAS1_DATA_SAR, SENS_MEAS1_DATA_SAR_S);
  531. portEXIT_CRITICAL(&rtc_spinlock);
  532. return adc_value;
  533. }
  534. void adc1_ulp_enable(void)
  535. {
  536. portENTER_CRITICAL(&rtc_spinlock);
  537. CLEAR_PERI_REG_MASK(SENS_SAR_MEAS_START1_REG, SENS_MEAS1_START_FORCE);
  538. CLEAR_PERI_REG_MASK(SENS_SAR_MEAS_START1_REG, SENS_SAR1_EN_PAD_FORCE_M);
  539. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_AMP, 0x2, SENS_FORCE_XPD_AMP_S);
  540. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S);
  541. SET_PERI_REG_BITS(SENS_SAR_MEAS_CTRL_REG, 0xfff, 0x0, SENS_AMP_RST_FB_FSM_S); //[11:8]:short ref ground, [7:4]:short ref, [3:0]:rst fb
  542. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT1_REG, SENS_SAR_AMP_WAIT1, 0x1, SENS_SAR_AMP_WAIT1_S);
  543. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT1_REG, SENS_SAR_AMP_WAIT2, 0x1, SENS_SAR_AMP_WAIT2_S);
  544. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_SAR_AMP_WAIT3, 0x1, SENS_SAR_AMP_WAIT3_S);
  545. portEXIT_CRITICAL(&rtc_spinlock);
  546. }
  547. /*---------------------------------------------------------------
  548. DAC
  549. ---------------------------------------------------------------*/
  550. static esp_err_t dac_pad_get_io_num(dac_channel_t channel, gpio_num_t *gpio_num)
  551. {
  552. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  553. RTC_MODULE_CHECK(gpio_num, "Param null", ESP_ERR_INVALID_ARG);
  554. switch (channel) {
  555. case DAC_CHANNEL_1:
  556. *gpio_num = 25;
  557. break;
  558. case DAC_CHANNEL_2:
  559. *gpio_num = 26;
  560. break;
  561. default:
  562. return ESP_ERR_INVALID_ARG;
  563. }
  564. return ESP_OK;
  565. }
  566. static esp_err_t dac_rtc_pad_init(dac_channel_t channel)
  567. {
  568. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  569. gpio_num_t gpio_num = 0;
  570. dac_pad_get_io_num(channel, &gpio_num);
  571. rtc_gpio_init(gpio_num);
  572. rtc_gpio_output_disable(gpio_num);
  573. rtc_gpio_input_disable(gpio_num);
  574. rtc_gpio_pullup_dis(gpio_num);
  575. rtc_gpio_pulldown_dis(gpio_num);
  576. return ESP_OK;
  577. }
  578. esp_err_t dac_output_enable(dac_channel_t channel)
  579. {
  580. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  581. dac_rtc_pad_init(channel);
  582. portENTER_CRITICAL(&rtc_spinlock);
  583. if (channel == DAC_CHANNEL_1) {
  584. SET_PERI_REG_MASK(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_XPD_DAC | RTC_IO_PDAC1_DAC_XPD_FORCE);
  585. } else if (channel == DAC_CHANNEL_2) {
  586. SET_PERI_REG_MASK(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_XPD_DAC | RTC_IO_PDAC2_DAC_XPD_FORCE);
  587. }
  588. portEXIT_CRITICAL(&rtc_spinlock);
  589. return ESP_OK;
  590. }
  591. esp_err_t dac_output_disable(dac_channel_t channel)
  592. {
  593. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  594. portENTER_CRITICAL(&rtc_spinlock);
  595. if (channel == DAC_CHANNEL_1) {
  596. CLEAR_PERI_REG_MASK(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_XPD_DAC | RTC_IO_PDAC1_DAC_XPD_FORCE);
  597. } else if (channel == DAC_CHANNEL_2) {
  598. CLEAR_PERI_REG_MASK(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_XPD_DAC | RTC_IO_PDAC2_DAC_XPD_FORCE);
  599. }
  600. portEXIT_CRITICAL(&rtc_spinlock);
  601. return ESP_OK;
  602. }
  603. esp_err_t dac_output_voltage(dac_channel_t channel, uint8_t dac_value)
  604. {
  605. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  606. portENTER_CRITICAL(&rtc_spinlock);
  607. //Disable Tone
  608. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_SW_TONE_EN);
  609. //Disable Channel Tone
  610. if (channel == DAC_CHANNEL_1) {
  611. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN1_M);
  612. } else if (channel == DAC_CHANNEL_2) {
  613. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN2_M);
  614. }
  615. //Set the Dac value
  616. if (channel == DAC_CHANNEL_1) {
  617. SET_PERI_REG_BITS(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_DAC, dac_value, RTC_IO_PDAC1_DAC_S); //dac_output
  618. } else if (channel == DAC_CHANNEL_2) {
  619. SET_PERI_REG_BITS(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_DAC, dac_value, RTC_IO_PDAC2_DAC_S); //dac_output
  620. }
  621. portEXIT_CRITICAL(&rtc_spinlock);
  622. return ESP_OK;
  623. }
  624. esp_err_t dac_out_voltage(dac_channel_t channel, uint8_t dac_value)
  625. {
  626. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  627. portENTER_CRITICAL(&rtc_spinlock);
  628. //Disable Tone
  629. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_SW_TONE_EN);
  630. //Disable Channel Tone
  631. if (channel == DAC_CHANNEL_1) {
  632. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN1_M);
  633. } else if (channel == DAC_CHANNEL_2) {
  634. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN2_M);
  635. }
  636. //Set the Dac value
  637. if (channel == DAC_CHANNEL_1) {
  638. SET_PERI_REG_BITS(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_DAC, dac_value, RTC_IO_PDAC1_DAC_S); //dac_output
  639. } else if (channel == DAC_CHANNEL_2) {
  640. SET_PERI_REG_BITS(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_DAC, dac_value, RTC_IO_PDAC2_DAC_S); //dac_output
  641. }
  642. portEXIT_CRITICAL(&rtc_spinlock);
  643. //dac pad init
  644. dac_rtc_pad_init(channel);
  645. dac_output_enable(channel);
  646. return ESP_OK;
  647. }
  648. esp_err_t dac_i2s_enable()
  649. {
  650. portENTER_CRITICAL(&rtc_spinlock);
  651. SET_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_DAC_DIG_FORCE_M | SENS_DAC_CLK_INV_M);
  652. portEXIT_CRITICAL(&rtc_spinlock);
  653. return ESP_OK;
  654. }
  655. esp_err_t dac_i2s_disable()
  656. {
  657. portENTER_CRITICAL(&rtc_spinlock);
  658. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_DAC_DIG_FORCE_M | SENS_DAC_CLK_INV_M);
  659. portEXIT_CRITICAL(&rtc_spinlock);
  660. return ESP_OK;
  661. }
  662. /*---------------------------------------------------------------
  663. HALL SENSOR
  664. ---------------------------------------------------------------*/
  665. static int hall_sensor_get_value() //hall sensor without LNA
  666. {
  667. int Sens_Vp0;
  668. int Sens_Vn0;
  669. int Sens_Vp1;
  670. int Sens_Vn1;
  671. int hall_value;
  672. portENTER_CRITICAL(&rtc_spinlock);
  673. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_XPD_HALL_FORCE_M); // hall sens force enable
  674. SET_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_XPD_HALL); // xpd hall
  675. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_HALL_PHASE_FORCE_M); // phase force
  676. CLEAR_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_HALL_PHASE); // hall phase
  677. Sens_Vp0 = adc1_get_voltage(ADC1_CHANNEL_0);
  678. Sens_Vn0 = adc1_get_voltage(ADC1_CHANNEL_3);
  679. SET_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_HALL_PHASE);
  680. Sens_Vp1 = adc1_get_voltage(ADC1_CHANNEL_0);
  681. Sens_Vn1 = adc1_get_voltage(ADC1_CHANNEL_3);
  682. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S);
  683. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_XPD_HALL_FORCE);
  684. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_HALL_PHASE_FORCE);
  685. portEXIT_CRITICAL(&rtc_spinlock);
  686. hall_value = (Sens_Vp1 - Sens_Vp0) - (Sens_Vn1 - Sens_Vn0);
  687. return hall_value;
  688. }
  689. int hall_sensor_read()
  690. {
  691. adc1_pad_init(ADC1_CHANNEL_0);
  692. adc1_pad_init(ADC1_CHANNEL_3);
  693. adc1_config_channel_atten(ADC1_CHANNEL_0, ADC_ATTEN_0db);
  694. adc1_config_channel_atten(ADC1_CHANNEL_3, ADC_ATTEN_0db);
  695. return hall_sensor_get_value();
  696. }