spi_slave.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <string.h>
  14. #include "esp_types.h"
  15. #include "esp_attr.h"
  16. #include "esp_intr_alloc.h"
  17. #include "esp_log.h"
  18. #include "esp_err.h"
  19. #include "esp_pm.h"
  20. #include "esp_heap_caps.h"
  21. #include "esp_rom_gpio.h"
  22. #include "esp_rom_sys.h"
  23. #include "soc/lldesc.h"
  24. #include "soc/soc_caps.h"
  25. #include "soc/spi_periph.h"
  26. #include "soc/soc_memory_layout.h"
  27. #include "hal/spi_ll.h"
  28. #include "hal/spi_slave_hal.h"
  29. #include "freertos/FreeRTOS.h"
  30. #include "freertos/semphr.h"
  31. #include "freertos/task.h"
  32. #include "sdkconfig.h"
  33. #include "driver/gpio.h"
  34. #include "driver/spi_common_internal.h"
  35. #include "driver/spi_slave.h"
  36. #include "hal/spi_slave_hal.h"
  37. static const char *SPI_TAG = "spi_slave";
  38. #define SPI_CHECK(a, str, ret_val) \
  39. if (!(a)) { \
  40. ESP_LOGE(SPI_TAG,"%s(%d): %s", __FUNCTION__, __LINE__, str); \
  41. return (ret_val); \
  42. }
  43. #ifdef CONFIG_SPI_SLAVE_ISR_IN_IRAM
  44. #define SPI_SLAVE_ISR_ATTR IRAM_ATTR
  45. #else
  46. #define SPI_SLAVE_ISR_ATTR
  47. #endif
  48. #ifdef CONFIG_SPI_SLAVE_IN_IRAM
  49. #define SPI_SLAVE_ATTR IRAM_ATTR
  50. #else
  51. #define SPI_SLAVE_ATTR
  52. #endif
  53. typedef struct {
  54. int id;
  55. spi_slave_interface_config_t cfg;
  56. intr_handle_t intr;
  57. spi_slave_hal_context_t hal;
  58. spi_slave_transaction_t *cur_trans;
  59. uint32_t flags;
  60. int max_transfer_sz;
  61. QueueHandle_t trans_queue;
  62. QueueHandle_t ret_queue;
  63. bool dma_enabled;
  64. uint32_t tx_dma_chan;
  65. uint32_t rx_dma_chan;
  66. #ifdef CONFIG_PM_ENABLE
  67. esp_pm_lock_handle_t pm_lock;
  68. #endif
  69. } spi_slave_t;
  70. static spi_slave_t *spihost[SOC_SPI_PERIPH_NUM];
  71. static void IRAM_ATTR spi_intr(void *arg);
  72. static inline bool is_valid_host(spi_host_device_t host)
  73. {
  74. //SPI1 can be used as GPSPI only on ESP32
  75. #if CONFIG_IDF_TARGET_ESP32
  76. return host >= SPI1_HOST && host <= SPI3_HOST;
  77. #elif (SOC_SPI_PERIPH_NUM == 2)
  78. return host == SPI2_HOST;
  79. #elif (SOC_SPI_PERIPH_NUM == 3)
  80. return host >= SPI2_HOST && host <= SPI3_HOST;
  81. #endif
  82. }
  83. static inline bool bus_is_iomux(spi_slave_t *host)
  84. {
  85. return host->flags&SPICOMMON_BUSFLAG_IOMUX_PINS;
  86. }
  87. static void freeze_cs(spi_slave_t *host)
  88. {
  89. esp_rom_gpio_connect_in_signal(GPIO_MATRIX_CONST_ONE_INPUT, spi_periph_signal[host->id].spics_in, false);
  90. }
  91. // Use this function instead of cs_initial to avoid overwrite the output config
  92. // This is used in test by internal gpio matrix connections
  93. static inline void restore_cs(spi_slave_t *host)
  94. {
  95. if (bus_is_iomux(host)) {
  96. gpio_iomux_in(host->cfg.spics_io_num, spi_periph_signal[host->id].spics_in);
  97. } else {
  98. esp_rom_gpio_connect_in_signal(host->cfg.spics_io_num, spi_periph_signal[host->id].spics_in, false);
  99. }
  100. }
  101. esp_err_t spi_slave_initialize(spi_host_device_t host, const spi_bus_config_t *bus_config, const spi_slave_interface_config_t *slave_config, spi_dma_chan_t dma_chan)
  102. {
  103. bool spi_chan_claimed;
  104. uint32_t actual_tx_dma_chan = 0;
  105. uint32_t actual_rx_dma_chan = 0;
  106. esp_err_t ret = ESP_OK;
  107. esp_err_t err;
  108. SPI_CHECK(is_valid_host(host), "invalid host", ESP_ERR_INVALID_ARG);
  109. #ifdef CONFIG_IDF_TARGET_ESP32
  110. SPI_CHECK(dma_chan >= SPI_DMA_DISABLED && dma_chan <= SPI_DMA_CH_AUTO, "invalid dma channel", ESP_ERR_INVALID_ARG );
  111. #elif CONFIG_IDF_TARGET_ESP32S2
  112. SPI_CHECK( dma_chan == SPI_DMA_DISABLED || dma_chan == (int)host || dma_chan == SPI_DMA_CH_AUTO, "invalid dma channel", ESP_ERR_INVALID_ARG );
  113. #elif SOC_GDMA_SUPPORTED
  114. SPI_CHECK( dma_chan == SPI_DMA_DISABLED || dma_chan == SPI_DMA_CH_AUTO, "invalid dma channel, chip only support spi dma channel auto-alloc", ESP_ERR_INVALID_ARG );
  115. #endif
  116. SPI_CHECK((bus_config->intr_flags & (ESP_INTR_FLAG_HIGH|ESP_INTR_FLAG_EDGE|ESP_INTR_FLAG_INTRDISABLED))==0, "intr flag not allowed", ESP_ERR_INVALID_ARG);
  117. #ifndef CONFIG_SPI_SLAVE_ISR_IN_IRAM
  118. SPI_CHECK((bus_config->intr_flags & ESP_INTR_FLAG_IRAM)==0, "ESP_INTR_FLAG_IRAM should be disabled when CONFIG_SPI_SLAVE_ISR_IN_IRAM is not set.", ESP_ERR_INVALID_ARG);
  119. #endif
  120. SPI_CHECK(slave_config->spics_io_num < 0 || GPIO_IS_VALID_GPIO(slave_config->spics_io_num), "spics pin invalid", ESP_ERR_INVALID_ARG);
  121. spi_chan_claimed=spicommon_periph_claim(host, "spi slave");
  122. SPI_CHECK(spi_chan_claimed, "host already in use", ESP_ERR_INVALID_STATE);
  123. spihost[host] = malloc(sizeof(spi_slave_t));
  124. if (spihost[host] == NULL) {
  125. ret = ESP_ERR_NO_MEM;
  126. goto cleanup;
  127. }
  128. memset(spihost[host], 0, sizeof(spi_slave_t));
  129. memcpy(&spihost[host]->cfg, slave_config, sizeof(spi_slave_interface_config_t));
  130. spihost[host]->id = host;
  131. bool use_dma = (dma_chan != SPI_DMA_DISABLED);
  132. spihost[host]->dma_enabled = use_dma;
  133. if (use_dma) {
  134. ret = spicommon_slave_dma_chan_alloc(host, dma_chan, &actual_tx_dma_chan, &actual_rx_dma_chan);
  135. if (ret != ESP_OK) {
  136. goto cleanup;
  137. }
  138. }
  139. err = spicommon_bus_initialize_io(host, bus_config, SPICOMMON_BUSFLAG_SLAVE|bus_config->flags, &spihost[host]->flags);
  140. if (err!=ESP_OK) {
  141. ret = err;
  142. goto cleanup;
  143. }
  144. if (slave_config->spics_io_num >= 0) {
  145. spicommon_cs_initialize(host, slave_config->spics_io_num, 0, !bus_is_iomux(spihost[host]));
  146. }
  147. // The slave DMA suffers from unexpected transactions. Forbid reading if DMA is enabled by disabling the CS line.
  148. if (use_dma) freeze_cs(spihost[host]);
  149. int dma_desc_ct = 0;
  150. spihost[host]->tx_dma_chan = actual_tx_dma_chan;
  151. spihost[host]->rx_dma_chan = actual_rx_dma_chan;
  152. if (use_dma) {
  153. //See how many dma descriptors we need and allocate them
  154. dma_desc_ct = (bus_config->max_transfer_sz + SPI_MAX_DMA_LEN - 1) / SPI_MAX_DMA_LEN;
  155. if (dma_desc_ct == 0) dma_desc_ct = 1; //default to 4k when max is not given
  156. spihost[host]->max_transfer_sz = dma_desc_ct * SPI_MAX_DMA_LEN;
  157. } else {
  158. //We're limited to non-DMA transfers: the SPI work registers can hold 64 bytes at most.
  159. spihost[host]->max_transfer_sz = SOC_SPI_MAXIMUM_BUFFER_SIZE;
  160. }
  161. #ifdef CONFIG_PM_ENABLE
  162. err = esp_pm_lock_create(ESP_PM_APB_FREQ_MAX, 0, "spi_slave",
  163. &spihost[host]->pm_lock);
  164. if (err != ESP_OK) {
  165. ret = err;
  166. goto cleanup;
  167. }
  168. // Lock APB frequency while SPI slave driver is in use
  169. esp_pm_lock_acquire(spihost[host]->pm_lock);
  170. #endif //CONFIG_PM_ENABLE
  171. //Create queues
  172. spihost[host]->trans_queue = xQueueCreate(slave_config->queue_size, sizeof(spi_slave_transaction_t *));
  173. spihost[host]->ret_queue = xQueueCreate(slave_config->queue_size, sizeof(spi_slave_transaction_t *));
  174. if (!spihost[host]->trans_queue || !spihost[host]->ret_queue) {
  175. ret = ESP_ERR_NO_MEM;
  176. goto cleanup;
  177. }
  178. int flags = bus_config->intr_flags | ESP_INTR_FLAG_INTRDISABLED;
  179. err = esp_intr_alloc(spicommon_irqsource_for_host(host), flags, spi_intr, (void *)spihost[host], &spihost[host]->intr);
  180. if (err != ESP_OK) {
  181. ret = err;
  182. goto cleanup;
  183. }
  184. spi_slave_hal_context_t *hal = &spihost[host]->hal;
  185. //assign the SPI, RX DMA and TX DMA peripheral registers beginning address
  186. spi_slave_hal_config_t hal_config = {
  187. .host_id = host,
  188. .dma_in = SPI_LL_GET_HW(host),
  189. .dma_out = SPI_LL_GET_HW(host)
  190. };
  191. spi_slave_hal_init(hal, &hal_config);
  192. if (dma_desc_ct) {
  193. hal->dmadesc_tx = heap_caps_malloc(sizeof(lldesc_t) * dma_desc_ct, MALLOC_CAP_DMA);
  194. hal->dmadesc_rx = heap_caps_malloc(sizeof(lldesc_t) * dma_desc_ct, MALLOC_CAP_DMA);
  195. if (!hal->dmadesc_tx || !hal->dmadesc_rx) {
  196. ret = ESP_ERR_NO_MEM;
  197. goto cleanup;
  198. }
  199. }
  200. hal->dmadesc_n = dma_desc_ct;
  201. hal->rx_lsbfirst = (slave_config->flags & SPI_SLAVE_RXBIT_LSBFIRST) ? 1 : 0;
  202. hal->tx_lsbfirst = (slave_config->flags & SPI_SLAVE_TXBIT_LSBFIRST) ? 1 : 0;
  203. hal->mode = slave_config->mode;
  204. hal->use_dma = use_dma;
  205. hal->tx_dma_chan = actual_tx_dma_chan;
  206. hal->rx_dma_chan = actual_rx_dma_chan;
  207. spi_slave_hal_setup_device(hal);
  208. return ESP_OK;
  209. cleanup:
  210. if (spihost[host]) {
  211. if (spihost[host]->trans_queue) vQueueDelete(spihost[host]->trans_queue);
  212. if (spihost[host]->ret_queue) vQueueDelete(spihost[host]->ret_queue);
  213. free(spihost[host]->hal.dmadesc_tx);
  214. free(spihost[host]->hal.dmadesc_rx);
  215. #ifdef CONFIG_PM_ENABLE
  216. if (spihost[host]->pm_lock) {
  217. esp_pm_lock_release(spihost[host]->pm_lock);
  218. esp_pm_lock_delete(spihost[host]->pm_lock);
  219. }
  220. #endif
  221. }
  222. spi_slave_hal_deinit(&spihost[host]->hal);
  223. if (spihost[host]->dma_enabled) {
  224. spicommon_slave_free_dma(host);
  225. }
  226. free(spihost[host]);
  227. spihost[host] = NULL;
  228. spicommon_periph_free(host);
  229. return ret;
  230. }
  231. esp_err_t spi_slave_free(spi_host_device_t host)
  232. {
  233. SPI_CHECK(is_valid_host(host), "invalid host", ESP_ERR_INVALID_ARG);
  234. SPI_CHECK(spihost[host], "host not slave", ESP_ERR_INVALID_ARG);
  235. if (spihost[host]->trans_queue) vQueueDelete(spihost[host]->trans_queue);
  236. if (spihost[host]->ret_queue) vQueueDelete(spihost[host]->ret_queue);
  237. if (spihost[host]->dma_enabled) {
  238. spicommon_slave_free_dma(host);
  239. }
  240. free(spihost[host]->hal.dmadesc_tx);
  241. free(spihost[host]->hal.dmadesc_rx);
  242. esp_intr_free(spihost[host]->intr);
  243. #ifdef CONFIG_PM_ENABLE
  244. esp_pm_lock_release(spihost[host]->pm_lock);
  245. esp_pm_lock_delete(spihost[host]->pm_lock);
  246. #endif //CONFIG_PM_ENABLE
  247. free(spihost[host]);
  248. spihost[host] = NULL;
  249. spicommon_periph_free(host);
  250. return ESP_OK;
  251. }
  252. esp_err_t SPI_SLAVE_ATTR spi_slave_queue_trans(spi_host_device_t host, const spi_slave_transaction_t *trans_desc, TickType_t ticks_to_wait)
  253. {
  254. BaseType_t r;
  255. SPI_CHECK(is_valid_host(host), "invalid host", ESP_ERR_INVALID_ARG);
  256. SPI_CHECK(spihost[host], "host not slave", ESP_ERR_INVALID_ARG);
  257. SPI_CHECK(spihost[host]->dma_enabled == 0 || trans_desc->tx_buffer==NULL || esp_ptr_dma_capable(trans_desc->tx_buffer),
  258. "txdata not in DMA-capable memory", ESP_ERR_INVALID_ARG);
  259. SPI_CHECK(spihost[host]->dma_enabled == 0 || trans_desc->rx_buffer==NULL ||
  260. (esp_ptr_dma_capable(trans_desc->rx_buffer) && esp_ptr_word_aligned(trans_desc->rx_buffer) &&
  261. (trans_desc->length%4==0)),
  262. "rxdata not in DMA-capable memory or not WORD aligned", ESP_ERR_INVALID_ARG);
  263. SPI_CHECK(trans_desc->length <= spihost[host]->max_transfer_sz * 8, "data transfer > host maximum", ESP_ERR_INVALID_ARG);
  264. r = xQueueSend(spihost[host]->trans_queue, (void *)&trans_desc, ticks_to_wait);
  265. if (!r) return ESP_ERR_TIMEOUT;
  266. esp_intr_enable(spihost[host]->intr);
  267. return ESP_OK;
  268. }
  269. esp_err_t SPI_SLAVE_ATTR spi_slave_get_trans_result(spi_host_device_t host, spi_slave_transaction_t **trans_desc, TickType_t ticks_to_wait)
  270. {
  271. BaseType_t r;
  272. SPI_CHECK(is_valid_host(host), "invalid host", ESP_ERR_INVALID_ARG);
  273. SPI_CHECK(spihost[host], "host not slave", ESP_ERR_INVALID_ARG);
  274. r = xQueueReceive(spihost[host]->ret_queue, (void *)trans_desc, ticks_to_wait);
  275. if (!r) return ESP_ERR_TIMEOUT;
  276. return ESP_OK;
  277. }
  278. esp_err_t SPI_SLAVE_ATTR spi_slave_transmit(spi_host_device_t host, spi_slave_transaction_t *trans_desc, TickType_t ticks_to_wait)
  279. {
  280. esp_err_t ret;
  281. spi_slave_transaction_t *ret_trans;
  282. //ToDo: check if any spi transfers in flight
  283. ret = spi_slave_queue_trans(host, trans_desc, ticks_to_wait);
  284. if (ret != ESP_OK) return ret;
  285. ret = spi_slave_get_trans_result(host, &ret_trans, ticks_to_wait);
  286. if (ret != ESP_OK) return ret;
  287. assert(ret_trans == trans_desc);
  288. return ESP_OK;
  289. }
  290. static void SPI_SLAVE_ISR_ATTR spi_slave_restart_after_dmareset(void *arg)
  291. {
  292. spi_slave_t *host = (spi_slave_t *)arg;
  293. esp_intr_enable(host->intr);
  294. }
  295. //This is run in interrupt context and apart from initialization and destruction, this is the only code
  296. //touching the host (=spihost[x]) variable. The rest of the data arrives in queues. That is why there are
  297. //no muxes in this code.
  298. static void SPI_SLAVE_ISR_ATTR spi_intr(void *arg)
  299. {
  300. BaseType_t r;
  301. BaseType_t do_yield = pdFALSE;
  302. spi_slave_transaction_t *trans = NULL;
  303. spi_slave_t *host = (spi_slave_t *)arg;
  304. spi_slave_hal_context_t *hal = &host->hal;
  305. assert(spi_slave_hal_usr_is_done(hal));
  306. bool use_dma = host->dma_enabled;
  307. if (host->cur_trans) {
  308. // When DMA is enabled, the slave rx dma suffers from unexpected transactions. Forbid reading until transaction ready.
  309. if (use_dma) freeze_cs(host);
  310. spi_slave_hal_store_result(hal);
  311. host->cur_trans->trans_len = spi_slave_hal_get_rcv_bitlen(hal);
  312. if (spi_slave_hal_dma_need_reset(hal)) {
  313. //On ESP32 and ESP32S2, actual_tx_dma_chan and actual_rx_dma_chan are always same
  314. spicommon_dmaworkaround_req_reset(host->tx_dma_chan, spi_slave_restart_after_dmareset, host);
  315. }
  316. if (host->cfg.post_trans_cb) host->cfg.post_trans_cb(host->cur_trans);
  317. //Okay, transaction is done.
  318. //Return transaction descriptor.
  319. xQueueSendFromISR(host->ret_queue, &host->cur_trans, &do_yield);
  320. host->cur_trans = NULL;
  321. }
  322. if (use_dma) {
  323. //On ESP32 and ESP32S2, actual_tx_dma_chan and actual_rx_dma_chan are always same
  324. spicommon_dmaworkaround_idle(host->tx_dma_chan);
  325. if (spicommon_dmaworkaround_reset_in_progress()) {
  326. //We need to wait for the reset to complete. Disable int (will be re-enabled on reset callback) and exit isr.
  327. esp_intr_disable(host->intr);
  328. if (do_yield) portYIELD_FROM_ISR();
  329. return;
  330. }
  331. }
  332. //Disable interrupt before checking to avoid concurrency issue.
  333. esp_intr_disable(host->intr);
  334. //Grab next transaction
  335. r = xQueueReceiveFromISR(host->trans_queue, &trans, &do_yield);
  336. if (r) {
  337. //enable the interrupt again if there is packet to send
  338. esp_intr_enable(host->intr);
  339. //We have a transaction. Send it.
  340. host->cur_trans = trans;
  341. hal->bitlen = trans->length;
  342. hal->rx_buffer = trans->rx_buffer;
  343. hal->tx_buffer = trans->tx_buffer;
  344. if (use_dma) {
  345. //On ESP32 and ESP32S2, actual_tx_dma_chan and actual_rx_dma_chan are always same
  346. spicommon_dmaworkaround_transfer_active(host->tx_dma_chan);
  347. }
  348. spi_slave_hal_prepare_data(hal);
  349. //The slave rx dma get disturbed by unexpected transaction. Only connect the CS when slave is ready.
  350. if (use_dma) {
  351. restore_cs(host);
  352. }
  353. //Kick off transfer
  354. spi_slave_hal_user_start(hal);
  355. if (host->cfg.post_setup_cb) host->cfg.post_setup_cb(trans);
  356. }
  357. if (do_yield) portYIELD_FROM_ISR();
  358. }