pm_impl.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950
  1. /*
  2. * SPDX-FileCopyrightText: 2016-2022 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdlib.h>
  7. #include <stdbool.h>
  8. #include <string.h>
  9. #include <stdint.h>
  10. #include <sys/param.h>
  11. #include "esp_attr.h"
  12. #include "esp_err.h"
  13. #include "esp_pm.h"
  14. #include "esp_log.h"
  15. #include "esp_cpu.h"
  16. #include "esp_private/crosscore_int.h"
  17. #include "soc/rtc.h"
  18. #include "hal/uart_ll.h"
  19. #include "hal/uart_types.h"
  20. #include "driver/uart.h"
  21. #include "freertos/FreeRTOS.h"
  22. #include "freertos/task.h"
  23. #if CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  24. #include "freertos/xtensa_timer.h"
  25. #include "xtensa/core-macros.h"
  26. #endif
  27. #include "esp_private/pm_impl.h"
  28. #include "esp_private/pm_trace.h"
  29. #include "esp_private/esp_timer_private.h"
  30. #include "esp_private/esp_clk.h"
  31. #include "esp_sleep.h"
  32. #include "sdkconfig.h"
  33. // [refactor-todo] opportunity for further refactor
  34. #if CONFIG_IDF_TARGET_ESP32
  35. #include "esp32/pm.h"
  36. #include "driver/gpio.h"
  37. #elif CONFIG_IDF_TARGET_ESP32S2
  38. #include "esp32s2/pm.h"
  39. #include "driver/gpio.h"
  40. #elif CONFIG_IDF_TARGET_ESP32S3
  41. #include "esp32s3/pm.h"
  42. #elif CONFIG_IDF_TARGET_ESP32C3
  43. #include "esp32c3/pm.h"
  44. #include "driver/gpio.h"
  45. #elif CONFIG_IDF_TARGET_ESP32H4
  46. #include "esp32h4/pm.h"
  47. #include "driver/gpio.h"
  48. #elif CONFIG_IDF_TARGET_ESP32C2
  49. #include "esp32c2/pm.h"
  50. #include "driver/gpio.h"
  51. #elif CONFIG_IDF_TARGET_ESP32C6
  52. #include "esp32c6/pm.h"
  53. #include "driver/gpio.h"
  54. #elif CONFIG_IDF_TARGET_ESP32H2
  55. #include "esp32h2/pm.h"
  56. #include "driver/gpio.h"
  57. #endif
  58. #define MHZ (1000000)
  59. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  60. /* CCOMPARE update timeout, in CPU cycles. Any value above ~600 cycles will work
  61. * for the purpose of detecting a deadlock.
  62. */
  63. #define CCOMPARE_UPDATE_TIMEOUT 1000000
  64. /* When changing CCOMPARE, don't allow changes if the difference is less
  65. * than this. This is to prevent setting CCOMPARE below CCOUNT.
  66. */
  67. #define CCOMPARE_MIN_CYCLES_IN_FUTURE 1000
  68. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  69. /* When light sleep is used, wake this number of microseconds earlier than
  70. * the next tick.
  71. */
  72. #define LIGHT_SLEEP_EARLY_WAKEUP_US 100
  73. #if CONFIG_IDF_TARGET_ESP32
  74. /* Minimal divider at which REF_CLK_FREQ can be obtained */
  75. #define REF_CLK_DIV_MIN 10
  76. #elif CONFIG_IDF_TARGET_ESP32S2
  77. /* Minimal divider at which REF_CLK_FREQ can be obtained */
  78. #define REF_CLK_DIV_MIN 2
  79. #elif CONFIG_IDF_TARGET_ESP32S3
  80. /* Minimal divider at which REF_CLK_FREQ can be obtained */
  81. #define REF_CLK_DIV_MIN 2 // TODO: IDF-5660
  82. #elif CONFIG_IDF_TARGET_ESP32C3
  83. #define REF_CLK_DIV_MIN 2
  84. #elif CONFIG_IDF_TARGET_ESP32H4
  85. #define REF_CLK_DIV_MIN 2
  86. #elif CONFIG_IDF_TARGET_ESP32C2
  87. #define REF_CLK_DIV_MIN 2
  88. #elif CONFIG_IDF_TARGET_ESP32C6
  89. #define REF_CLK_DIV_MIN 2
  90. #elif CONFIG_IDF_TARGET_ESP32H2
  91. #define REF_CLK_DIV_MIN 2
  92. #endif
  93. #ifdef CONFIG_PM_PROFILING
  94. #define WITH_PROFILING
  95. #endif
  96. static portMUX_TYPE s_switch_lock = portMUX_INITIALIZER_UNLOCKED;
  97. /* The following state variables are protected using s_switch_lock: */
  98. /* Current sleep mode; When switching, contains old mode until switch is complete */
  99. static pm_mode_t s_mode = PM_MODE_CPU_MAX;
  100. /* True when switch is in progress */
  101. static volatile bool s_is_switching;
  102. /* Number of times each mode was locked */
  103. static size_t s_mode_lock_counts[PM_MODE_COUNT];
  104. /* Bit mask of locked modes. BIT(i) is set iff s_mode_lock_counts[i] > 0. */
  105. static uint32_t s_mode_mask;
  106. #if CONFIG_FREERTOS_USE_TICKLESS_IDLE
  107. #define PERIPH_SKIP_LIGHT_SLEEP_NO 1
  108. /* Indicates if light sleep shoule be skipped by peripherals. */
  109. static skip_light_sleep_cb_t s_periph_skip_light_sleep_cb[PERIPH_SKIP_LIGHT_SLEEP_NO];
  110. /* Indicates if light sleep entry was skipped in vApplicationSleep for given CPU.
  111. * This in turn gets used in IDLE hook to decide if `waiti` needs
  112. * to be invoked or not.
  113. */
  114. static bool s_skipped_light_sleep[portNUM_PROCESSORS];
  115. #if portNUM_PROCESSORS == 2
  116. /* When light sleep is finished on one CPU, it is possible that the other CPU
  117. * will enter light sleep again very soon, before interrupts on the first CPU
  118. * get a chance to run. To avoid such situation, set a flag for the other CPU to
  119. * skip light sleep attempt.
  120. */
  121. static bool s_skip_light_sleep[portNUM_PROCESSORS];
  122. #endif // portNUM_PROCESSORS == 2
  123. #endif // CONFIG_FREERTOS_USE_TICKLESS_IDLE
  124. /* A flag indicating that Idle hook has run on a given CPU;
  125. * Next interrupt on the same CPU will take s_rtos_lock_handle.
  126. */
  127. static bool s_core_idle[portNUM_PROCESSORS];
  128. /* When no RTOS tasks are active, these locks are released to allow going into
  129. * a lower power mode. Used by ISR hook and idle hook.
  130. */
  131. static esp_pm_lock_handle_t s_rtos_lock_handle[portNUM_PROCESSORS];
  132. /* Lookup table of CPU frequency configs to be used in each mode.
  133. * Initialized by esp_pm_impl_init and modified by esp_pm_configure.
  134. */
  135. static rtc_cpu_freq_config_t s_cpu_freq_by_mode[PM_MODE_COUNT];
  136. /* Whether automatic light sleep is enabled */
  137. static bool s_light_sleep_en = false;
  138. /* When configuration is changed, current frequency may not match the
  139. * newly configured frequency for the current mode. This is an indicator
  140. * to the mode switch code to get the actual current frequency instead of
  141. * relying on the current mode.
  142. */
  143. static bool s_config_changed = false;
  144. #ifdef WITH_PROFILING
  145. /* Time, in microseconds, spent so far in each mode */
  146. static pm_time_t s_time_in_mode[PM_MODE_COUNT];
  147. /* Timestamp, in microseconds, when the mode switch last happened */
  148. static pm_time_t s_last_mode_change_time;
  149. /* User-readable mode names, used by esp_pm_impl_dump_stats */
  150. static const char* s_mode_names[] = {
  151. "SLEEP",
  152. "APB_MIN",
  153. "APB_MAX",
  154. "CPU_MAX"
  155. };
  156. #endif // WITH_PROFILING
  157. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  158. /* Indicates to the ISR hook that CCOMPARE needs to be updated on the given CPU.
  159. * Used in conjunction with cross-core interrupt to update CCOMPARE on the other CPU.
  160. */
  161. static volatile bool s_need_update_ccompare[portNUM_PROCESSORS];
  162. /* Divider and multiplier used to adjust (ccompare - ccount) duration.
  163. * Only set to non-zero values when switch is in progress.
  164. */
  165. static uint32_t s_ccount_div;
  166. static uint32_t s_ccount_mul;
  167. static void update_ccompare(void);
  168. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  169. static const char* TAG = "pm";
  170. static void do_switch(pm_mode_t new_mode);
  171. static void leave_idle(void);
  172. static void on_freq_update(uint32_t old_ticks_per_us, uint32_t ticks_per_us);
  173. #if CONFIG_PM_SLP_DEFAULT_PARAMS_OPT
  174. static void esp_pm_light_sleep_default_params_config(int min_freq_mhz, int max_freq_mhz);
  175. #endif
  176. pm_mode_t esp_pm_impl_get_mode(esp_pm_lock_type_t type, int arg)
  177. {
  178. (void) arg;
  179. if (type == ESP_PM_CPU_FREQ_MAX) {
  180. return PM_MODE_CPU_MAX;
  181. } else if (type == ESP_PM_APB_FREQ_MAX) {
  182. return PM_MODE_APB_MAX;
  183. } else if (type == ESP_PM_NO_LIGHT_SLEEP) {
  184. return PM_MODE_APB_MIN;
  185. } else {
  186. // unsupported mode
  187. abort();
  188. }
  189. }
  190. esp_err_t esp_pm_configure(const void* vconfig)
  191. {
  192. #ifndef CONFIG_PM_ENABLE
  193. return ESP_ERR_NOT_SUPPORTED;
  194. #endif
  195. #if CONFIG_IDF_TARGET_ESP32
  196. const esp_pm_config_esp32_t* config = (const esp_pm_config_esp32_t*) vconfig;
  197. #elif CONFIG_IDF_TARGET_ESP32S2
  198. const esp_pm_config_esp32s2_t* config = (const esp_pm_config_esp32s2_t*) vconfig;
  199. #elif CONFIG_IDF_TARGET_ESP32S3
  200. const esp_pm_config_esp32s3_t* config = (const esp_pm_config_esp32s3_t*) vconfig;
  201. #elif CONFIG_IDF_TARGET_ESP32C3
  202. const esp_pm_config_esp32c3_t* config = (const esp_pm_config_esp32c3_t*) vconfig;
  203. #elif CONFIG_IDF_TARGET_ESP32H4
  204. const esp_pm_config_esp32h4_t* config = (const esp_pm_config_esp32h4_t*) vconfig;
  205. #elif CONFIG_IDF_TARGET_ESP32C2
  206. const esp_pm_config_esp32c2_t* config = (const esp_pm_config_esp32c2_t*) vconfig;
  207. #elif CONFIG_IDF_TARGET_ESP32C6
  208. const esp_pm_config_esp32c6_t* config = (const esp_pm_config_esp32c6_t*) vconfig;
  209. #elif CONFIG_IDF_TARGET_ESP32H2
  210. const esp_pm_config_esp32h2_t* config = (const esp_pm_config_esp32h2_t*) vconfig;
  211. #endif
  212. #ifndef CONFIG_FREERTOS_USE_TICKLESS_IDLE
  213. if (config->light_sleep_enable) {
  214. return ESP_ERR_NOT_SUPPORTED;
  215. }
  216. #endif
  217. int min_freq_mhz = config->min_freq_mhz;
  218. int max_freq_mhz = config->max_freq_mhz;
  219. if (min_freq_mhz > max_freq_mhz) {
  220. return ESP_ERR_INVALID_ARG;
  221. }
  222. rtc_cpu_freq_config_t freq_config;
  223. if (!rtc_clk_cpu_freq_mhz_to_config(min_freq_mhz, &freq_config)) {
  224. ESP_LOGW(TAG, "invalid min_freq_mhz value (%d)", min_freq_mhz);
  225. return ESP_ERR_INVALID_ARG;
  226. }
  227. int xtal_freq_mhz = esp_clk_xtal_freq() / MHZ;
  228. if (min_freq_mhz < xtal_freq_mhz && min_freq_mhz * MHZ / REF_CLK_FREQ < REF_CLK_DIV_MIN) {
  229. ESP_LOGW(TAG, "min_freq_mhz should be >= %d", REF_CLK_FREQ * REF_CLK_DIV_MIN / MHZ);
  230. return ESP_ERR_INVALID_ARG;
  231. }
  232. if (!rtc_clk_cpu_freq_mhz_to_config(max_freq_mhz, &freq_config)) {
  233. ESP_LOGW(TAG, "invalid max_freq_mhz value (%d)", max_freq_mhz);
  234. return ESP_ERR_INVALID_ARG;
  235. }
  236. #if CONFIG_IDF_TARGET_ESP32
  237. int apb_max_freq = max_freq_mhz; /* CPU frequency in APB_MAX mode */
  238. if (max_freq_mhz == 240) {
  239. /* We can't switch between 240 and 80/160 without disabling PLL,
  240. * so use 240MHz CPU frequency when 80MHz APB frequency is requested.
  241. */
  242. apb_max_freq = 240;
  243. } else if (max_freq_mhz == 160 || max_freq_mhz == 80) {
  244. /* Otherwise, can use 80MHz
  245. * CPU frequency when 80MHz APB frequency is requested.
  246. */
  247. apb_max_freq = 80;
  248. }
  249. #else
  250. int apb_max_freq = MIN(max_freq_mhz, 80); /* CPU frequency in APB_MAX mode */
  251. #endif
  252. apb_max_freq = MAX(apb_max_freq, min_freq_mhz);
  253. ESP_LOGI(TAG, "Frequency switching config: "
  254. "CPU_MAX: %d, APB_MAX: %d, APB_MIN: %d, Light sleep: %s",
  255. max_freq_mhz,
  256. apb_max_freq,
  257. min_freq_mhz,
  258. config->light_sleep_enable ? "ENABLED" : "DISABLED");
  259. portENTER_CRITICAL(&s_switch_lock);
  260. bool res __attribute__((unused));
  261. res = rtc_clk_cpu_freq_mhz_to_config(max_freq_mhz, &s_cpu_freq_by_mode[PM_MODE_CPU_MAX]);
  262. assert(res);
  263. res = rtc_clk_cpu_freq_mhz_to_config(apb_max_freq, &s_cpu_freq_by_mode[PM_MODE_APB_MAX]);
  264. assert(res);
  265. res = rtc_clk_cpu_freq_mhz_to_config(min_freq_mhz, &s_cpu_freq_by_mode[PM_MODE_APB_MIN]);
  266. assert(res);
  267. s_cpu_freq_by_mode[PM_MODE_LIGHT_SLEEP] = s_cpu_freq_by_mode[PM_MODE_APB_MIN];
  268. s_light_sleep_en = config->light_sleep_enable;
  269. s_config_changed = true;
  270. portEXIT_CRITICAL(&s_switch_lock);
  271. #if CONFIG_PM_SLP_DISABLE_GPIO && SOC_GPIO_SUPPORT_SLP_SWITCH
  272. esp_sleep_enable_gpio_switch(config->light_sleep_enable);
  273. #endif
  274. #if CONFIG_PM_POWER_DOWN_CPU_IN_LIGHT_SLEEP && SOC_PM_SUPPORT_CPU_PD
  275. esp_err_t ret = esp_sleep_cpu_pd_low_init(config->light_sleep_enable);
  276. if (config->light_sleep_enable && ret != ESP_OK) {
  277. ESP_LOGW(TAG, "Failed to enable CPU power down during light sleep.");
  278. }
  279. #endif
  280. #if CONFIG_PM_SLP_DEFAULT_PARAMS_OPT
  281. if (config->light_sleep_enable) {
  282. esp_pm_light_sleep_default_params_config(min_freq_mhz, max_freq_mhz);
  283. }
  284. #endif
  285. return ESP_OK;
  286. }
  287. esp_err_t esp_pm_get_configuration(void* vconfig)
  288. {
  289. if (vconfig == NULL) {
  290. return ESP_ERR_INVALID_ARG;
  291. }
  292. #if CONFIG_IDF_TARGET_ESP32
  293. esp_pm_config_esp32_t* config = (esp_pm_config_esp32_t*) vconfig;
  294. #elif CONFIG_IDF_TARGET_ESP32S2
  295. esp_pm_config_esp32s2_t* config = (esp_pm_config_esp32s2_t*) vconfig;
  296. #elif CONFIG_IDF_TARGET_ESP32S3
  297. esp_pm_config_esp32s3_t* config = (esp_pm_config_esp32s3_t*) vconfig;
  298. #elif CONFIG_IDF_TARGET_ESP32C3
  299. esp_pm_config_esp32c3_t* config = (esp_pm_config_esp32c3_t*) vconfig;
  300. #elif CONFIG_IDF_TARGET_ESP32H4
  301. esp_pm_config_esp32h4_t* config = (esp_pm_config_esp32h4_t*) vconfig;
  302. #elif CONFIG_IDF_TARGET_ESP32C2
  303. esp_pm_config_esp32c2_t* config = (esp_pm_config_esp32c2_t*) vconfig;
  304. #elif CONFIG_IDF_TARGET_ESP32C6
  305. esp_pm_config_esp32c6_t* config = (esp_pm_config_esp32c6_t*) vconfig;
  306. #elif CONFIG_IDF_TARGET_ESP32H2
  307. esp_pm_config_esp32h2_t* config = (esp_pm_config_esp32h2_t*) vconfig;
  308. #endif
  309. portENTER_CRITICAL(&s_switch_lock);
  310. config->light_sleep_enable = s_light_sleep_en;
  311. config->max_freq_mhz = s_cpu_freq_by_mode[PM_MODE_CPU_MAX].freq_mhz;
  312. config->min_freq_mhz = s_cpu_freq_by_mode[PM_MODE_APB_MIN].freq_mhz;
  313. portEXIT_CRITICAL(&s_switch_lock);
  314. return ESP_OK;
  315. }
  316. static pm_mode_t IRAM_ATTR get_lowest_allowed_mode(void)
  317. {
  318. /* TODO: optimize using ffs/clz */
  319. if (s_mode_mask >= BIT(PM_MODE_CPU_MAX)) {
  320. return PM_MODE_CPU_MAX;
  321. } else if (s_mode_mask >= BIT(PM_MODE_APB_MAX)) {
  322. return PM_MODE_APB_MAX;
  323. } else if (s_mode_mask >= BIT(PM_MODE_APB_MIN) || !s_light_sleep_en) {
  324. return PM_MODE_APB_MIN;
  325. } else {
  326. return PM_MODE_LIGHT_SLEEP;
  327. }
  328. }
  329. void IRAM_ATTR esp_pm_impl_switch_mode(pm_mode_t mode,
  330. pm_mode_switch_t lock_or_unlock, pm_time_t now)
  331. {
  332. bool need_switch = false;
  333. uint32_t mode_mask = BIT(mode);
  334. portENTER_CRITICAL_SAFE(&s_switch_lock);
  335. uint32_t count;
  336. if (lock_or_unlock == MODE_LOCK) {
  337. count = ++s_mode_lock_counts[mode];
  338. } else {
  339. count = s_mode_lock_counts[mode]--;
  340. }
  341. if (count == 1) {
  342. if (lock_or_unlock == MODE_LOCK) {
  343. s_mode_mask |= mode_mask;
  344. } else {
  345. s_mode_mask &= ~mode_mask;
  346. }
  347. need_switch = true;
  348. }
  349. pm_mode_t new_mode = s_mode;
  350. if (need_switch) {
  351. new_mode = get_lowest_allowed_mode();
  352. #ifdef WITH_PROFILING
  353. if (s_last_mode_change_time != 0) {
  354. pm_time_t diff = now - s_last_mode_change_time;
  355. s_time_in_mode[s_mode] += diff;
  356. }
  357. s_last_mode_change_time = now;
  358. #endif // WITH_PROFILING
  359. }
  360. portEXIT_CRITICAL_SAFE(&s_switch_lock);
  361. if (need_switch) {
  362. do_switch(new_mode);
  363. }
  364. }
  365. /**
  366. * @brief Update clock dividers in esp_timer and FreeRTOS, and adjust CCOMPARE
  367. * values on both CPUs.
  368. * @param old_ticks_per_us old CPU frequency
  369. * @param ticks_per_us new CPU frequency
  370. */
  371. static void IRAM_ATTR on_freq_update(uint32_t old_ticks_per_us, uint32_t ticks_per_us)
  372. {
  373. uint32_t old_apb_ticks_per_us = MIN(old_ticks_per_us, 80);
  374. uint32_t apb_ticks_per_us = MIN(ticks_per_us, 80);
  375. /* Update APB frequency value used by the timer */
  376. if (old_apb_ticks_per_us != apb_ticks_per_us) {
  377. esp_timer_private_update_apb_freq(apb_ticks_per_us);
  378. }
  379. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  380. #ifdef XT_RTOS_TIMER_INT
  381. /* Calculate new tick divisor */
  382. _xt_tick_divisor = ticks_per_us * MHZ / XT_TICK_PER_SEC;
  383. #endif
  384. int core_id = xPortGetCoreID();
  385. if (s_rtos_lock_handle[core_id] != NULL) {
  386. ESP_PM_TRACE_ENTER(CCOMPARE_UPDATE, core_id);
  387. /* ccount_div and ccount_mul are used in esp_pm_impl_update_ccompare
  388. * to calculate new CCOMPARE value.
  389. */
  390. s_ccount_div = old_ticks_per_us;
  391. s_ccount_mul = ticks_per_us;
  392. /* Update CCOMPARE value on this CPU */
  393. update_ccompare();
  394. #if portNUM_PROCESSORS == 2
  395. /* Send interrupt to the other CPU to update CCOMPARE value */
  396. int other_core_id = (core_id == 0) ? 1 : 0;
  397. s_need_update_ccompare[other_core_id] = true;
  398. esp_crosscore_int_send_freq_switch(other_core_id);
  399. int timeout = 0;
  400. while (s_need_update_ccompare[other_core_id]) {
  401. if (++timeout == CCOMPARE_UPDATE_TIMEOUT) {
  402. assert(false && "failed to update CCOMPARE, possible deadlock");
  403. }
  404. }
  405. #endif // portNUM_PROCESSORS == 2
  406. s_ccount_mul = 0;
  407. s_ccount_div = 0;
  408. ESP_PM_TRACE_EXIT(CCOMPARE_UPDATE, core_id);
  409. }
  410. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  411. }
  412. /**
  413. * Perform the switch to new power mode.
  414. * Currently only changes the CPU frequency and adjusts clock dividers.
  415. * No light sleep yet.
  416. * @param new_mode mode to switch to
  417. */
  418. static void IRAM_ATTR do_switch(pm_mode_t new_mode)
  419. {
  420. const int core_id = xPortGetCoreID();
  421. do {
  422. portENTER_CRITICAL_ISR(&s_switch_lock);
  423. if (!s_is_switching) {
  424. break;
  425. }
  426. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  427. if (s_need_update_ccompare[core_id]) {
  428. s_need_update_ccompare[core_id] = false;
  429. }
  430. #endif
  431. portEXIT_CRITICAL_ISR(&s_switch_lock);
  432. } while (true);
  433. if (new_mode == s_mode) {
  434. portEXIT_CRITICAL_ISR(&s_switch_lock);
  435. return;
  436. }
  437. s_is_switching = true;
  438. bool config_changed = s_config_changed;
  439. s_config_changed = false;
  440. portEXIT_CRITICAL_ISR(&s_switch_lock);
  441. rtc_cpu_freq_config_t new_config = s_cpu_freq_by_mode[new_mode];
  442. rtc_cpu_freq_config_t old_config;
  443. if (!config_changed) {
  444. old_config = s_cpu_freq_by_mode[s_mode];
  445. } else {
  446. rtc_clk_cpu_freq_get_config(&old_config);
  447. }
  448. if (new_config.freq_mhz != old_config.freq_mhz) {
  449. uint32_t old_ticks_per_us = old_config.freq_mhz;
  450. uint32_t new_ticks_per_us = new_config.freq_mhz;
  451. bool switch_down = new_ticks_per_us < old_ticks_per_us;
  452. ESP_PM_TRACE_ENTER(FREQ_SWITCH, core_id);
  453. if (switch_down) {
  454. on_freq_update(old_ticks_per_us, new_ticks_per_us);
  455. }
  456. rtc_clk_cpu_freq_set_config_fast(&new_config);
  457. if (!switch_down) {
  458. on_freq_update(old_ticks_per_us, new_ticks_per_us);
  459. }
  460. ESP_PM_TRACE_EXIT(FREQ_SWITCH, core_id);
  461. }
  462. portENTER_CRITICAL_ISR(&s_switch_lock);
  463. s_mode = new_mode;
  464. s_is_switching = false;
  465. portEXIT_CRITICAL_ISR(&s_switch_lock);
  466. }
  467. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  468. /**
  469. * @brief Calculate new CCOMPARE value based on s_ccount_{mul,div}
  470. *
  471. * Adjusts CCOMPARE value so that the interrupt happens at the same time as it
  472. * would happen without the frequency change.
  473. * Assumes that the new_frequency = old_frequency * s_ccount_mul / s_ccount_div.
  474. */
  475. static void IRAM_ATTR update_ccompare(void)
  476. {
  477. #if CONFIG_PM_UPDATE_CCOMPARE_HLI_WORKAROUND
  478. /* disable level 4 and below */
  479. uint32_t irq_status = XTOS_SET_INTLEVEL(XCHAL_DEBUGLEVEL - 2);
  480. #endif
  481. uint32_t ccount = esp_cpu_get_cycle_count();
  482. uint32_t ccompare = XTHAL_GET_CCOMPARE(XT_TIMER_INDEX);
  483. if ((ccompare - CCOMPARE_MIN_CYCLES_IN_FUTURE) - ccount < UINT32_MAX / 2) {
  484. uint32_t diff = ccompare - ccount;
  485. uint32_t diff_scaled = (diff * s_ccount_mul + s_ccount_div - 1) / s_ccount_div;
  486. if (diff_scaled < _xt_tick_divisor) {
  487. uint32_t new_ccompare = ccount + diff_scaled;
  488. XTHAL_SET_CCOMPARE(XT_TIMER_INDEX, new_ccompare);
  489. }
  490. }
  491. #if CONFIG_PM_UPDATE_CCOMPARE_HLI_WORKAROUND
  492. XTOS_RESTORE_INTLEVEL(irq_status);
  493. #endif
  494. }
  495. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  496. static void IRAM_ATTR leave_idle(void)
  497. {
  498. int core_id = xPortGetCoreID();
  499. if (s_core_idle[core_id]) {
  500. // TODO: possible optimization: raise frequency here first
  501. esp_pm_lock_acquire(s_rtos_lock_handle[core_id]);
  502. s_core_idle[core_id] = false;
  503. }
  504. }
  505. #if CONFIG_FREERTOS_USE_TICKLESS_IDLE
  506. esp_err_t esp_pm_register_skip_light_sleep_callback(skip_light_sleep_cb_t cb)
  507. {
  508. for (int i = 0; i < PERIPH_SKIP_LIGHT_SLEEP_NO; i++) {
  509. if (s_periph_skip_light_sleep_cb[i] == cb) {
  510. return ESP_OK;
  511. } else if (s_periph_skip_light_sleep_cb[i] == NULL) {
  512. s_periph_skip_light_sleep_cb[i] = cb;
  513. return ESP_OK;
  514. }
  515. }
  516. return ESP_ERR_NO_MEM;
  517. }
  518. esp_err_t esp_pm_unregister_skip_light_sleep_callback(skip_light_sleep_cb_t cb)
  519. {
  520. for (int i = 0; i < PERIPH_SKIP_LIGHT_SLEEP_NO; i++) {
  521. if (s_periph_skip_light_sleep_cb[i] == cb) {
  522. s_periph_skip_light_sleep_cb[i] = NULL;
  523. return ESP_OK;
  524. }
  525. }
  526. return ESP_ERR_INVALID_STATE;
  527. }
  528. static inline bool IRAM_ATTR periph_should_skip_light_sleep(void)
  529. {
  530. if (s_light_sleep_en) {
  531. for (int i = 0; i < PERIPH_SKIP_LIGHT_SLEEP_NO; i++) {
  532. if (s_periph_skip_light_sleep_cb[i]) {
  533. if (s_periph_skip_light_sleep_cb[i]() == true) {
  534. return true;
  535. }
  536. }
  537. }
  538. }
  539. return false;
  540. }
  541. static inline bool IRAM_ATTR should_skip_light_sleep(int core_id)
  542. {
  543. #if portNUM_PROCESSORS == 2
  544. if (s_skip_light_sleep[core_id]) {
  545. s_skip_light_sleep[core_id] = false;
  546. s_skipped_light_sleep[core_id] = true;
  547. return true;
  548. }
  549. #endif // portNUM_PROCESSORS == 2
  550. if (s_mode != PM_MODE_LIGHT_SLEEP || s_is_switching || periph_should_skip_light_sleep()) {
  551. s_skipped_light_sleep[core_id] = true;
  552. } else {
  553. s_skipped_light_sleep[core_id] = false;
  554. }
  555. return s_skipped_light_sleep[core_id];
  556. }
  557. static inline void IRAM_ATTR other_core_should_skip_light_sleep(int core_id)
  558. {
  559. #if portNUM_PROCESSORS == 2
  560. s_skip_light_sleep[!core_id] = true;
  561. #endif
  562. }
  563. void IRAM_ATTR vApplicationSleep( TickType_t xExpectedIdleTime )
  564. {
  565. portENTER_CRITICAL(&s_switch_lock);
  566. int core_id = xPortGetCoreID();
  567. if (!should_skip_light_sleep(core_id)) {
  568. /* Calculate how much we can sleep */
  569. int64_t next_esp_timer_alarm = esp_timer_get_next_alarm_for_wake_up();
  570. int64_t now = esp_timer_get_time();
  571. int64_t time_until_next_alarm = next_esp_timer_alarm - now;
  572. int64_t wakeup_delay_us = portTICK_PERIOD_MS * 1000LL * xExpectedIdleTime;
  573. int64_t sleep_time_us = MIN(wakeup_delay_us, time_until_next_alarm);
  574. if (sleep_time_us >= configEXPECTED_IDLE_TIME_BEFORE_SLEEP * portTICK_PERIOD_MS * 1000LL) {
  575. esp_sleep_enable_timer_wakeup(sleep_time_us - LIGHT_SLEEP_EARLY_WAKEUP_US);
  576. #if CONFIG_PM_TRACE && SOC_PM_SUPPORT_RTC_PERIPH_PD
  577. /* to force tracing GPIOs to keep state */
  578. esp_sleep_pd_config(ESP_PD_DOMAIN_RTC_PERIPH, ESP_PD_OPTION_ON);
  579. #endif
  580. /* Enter sleep */
  581. ESP_PM_TRACE_ENTER(SLEEP, core_id);
  582. int64_t sleep_start = esp_timer_get_time();
  583. esp_light_sleep_start();
  584. int64_t slept_us = esp_timer_get_time() - sleep_start;
  585. ESP_PM_TRACE_EXIT(SLEEP, core_id);
  586. uint32_t slept_ticks = slept_us / (portTICK_PERIOD_MS * 1000LL);
  587. if (slept_ticks > 0) {
  588. /* Adjust RTOS tick count based on the amount of time spent in sleep */
  589. vTaskStepTick(slept_ticks);
  590. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  591. /* Trigger tick interrupt, since sleep time was longer
  592. * than portTICK_PERIOD_MS. Note that setting INTSET does not
  593. * work for timer interrupt, and changing CCOMPARE would clear
  594. * the interrupt flag.
  595. */
  596. esp_cpu_set_cycle_count(XTHAL_GET_CCOMPARE(XT_TIMER_INDEX) - 16);
  597. while (!(XTHAL_GET_INTERRUPT() & BIT(XT_TIMER_INTNUM))) {
  598. ;
  599. }
  600. #else
  601. portYIELD_WITHIN_API();
  602. #endif
  603. }
  604. other_core_should_skip_light_sleep(core_id);
  605. }
  606. }
  607. portEXIT_CRITICAL(&s_switch_lock);
  608. }
  609. #endif //CONFIG_FREERTOS_USE_TICKLESS_IDLE
  610. #ifdef WITH_PROFILING
  611. void esp_pm_impl_dump_stats(FILE* out)
  612. {
  613. pm_time_t time_in_mode[PM_MODE_COUNT];
  614. portENTER_CRITICAL_ISR(&s_switch_lock);
  615. memcpy(time_in_mode, s_time_in_mode, sizeof(time_in_mode));
  616. pm_time_t last_mode_change_time = s_last_mode_change_time;
  617. pm_mode_t cur_mode = s_mode;
  618. pm_time_t now = pm_get_time();
  619. portEXIT_CRITICAL_ISR(&s_switch_lock);
  620. time_in_mode[cur_mode] += now - last_mode_change_time;
  621. fprintf(out, "\nMode stats:\n");
  622. fprintf(out, "%-8s %-10s %-10s %-10s\n", "Mode", "CPU_freq", "Time(us)", "Time(%)");
  623. for (int i = 0; i < PM_MODE_COUNT; ++i) {
  624. if (i == PM_MODE_LIGHT_SLEEP && !s_light_sleep_en) {
  625. /* don't display light sleep mode if it's not enabled */
  626. continue;
  627. }
  628. fprintf(out, "%-8s %-3"PRIu32"M%-7s %-10lld %-2d%%\n",
  629. s_mode_names[i],
  630. s_cpu_freq_by_mode[i].freq_mhz,
  631. "", //Empty space to align columns
  632. time_in_mode[i],
  633. (int) (time_in_mode[i] * 100 / now));
  634. }
  635. }
  636. #endif // WITH_PROFILING
  637. int esp_pm_impl_get_cpu_freq(pm_mode_t mode)
  638. {
  639. int freq_mhz;
  640. if (mode >= PM_MODE_LIGHT_SLEEP && mode < PM_MODE_COUNT) {
  641. portENTER_CRITICAL(&s_switch_lock);
  642. freq_mhz = s_cpu_freq_by_mode[mode].freq_mhz;
  643. portEXIT_CRITICAL(&s_switch_lock);
  644. } else {
  645. abort();
  646. }
  647. return freq_mhz;
  648. }
  649. void esp_pm_impl_init(void)
  650. {
  651. #if defined(CONFIG_ESP_CONSOLE_UART)
  652. //This clock source should be a source which won't be affected by DFS
  653. uart_sclk_t clk_source = UART_SCLK_DEFAULT;
  654. #if SOC_UART_SUPPORT_REF_TICK
  655. clk_source = UART_SCLK_REF_TICK;
  656. #elif SOC_UART_SUPPORT_XTAL_CLK
  657. clk_source = UART_SCLK_XTAL;
  658. #else
  659. #error "No UART clock source is aware of DFS"
  660. #endif // SOC_UART_SUPPORT_xxx
  661. while(!uart_ll_is_tx_idle(UART_LL_GET_HW(CONFIG_ESP_CONSOLE_UART_NUM)));
  662. /* When DFS is enabled, override system setting and use REFTICK as UART clock source */
  663. uart_ll_set_sclk(UART_LL_GET_HW(CONFIG_ESP_CONSOLE_UART_NUM), clk_source);
  664. uint32_t sclk_freq;
  665. esp_err_t err = uart_get_sclk_freq(clk_source, &sclk_freq);
  666. assert(err == ESP_OK);
  667. uart_ll_set_baudrate(UART_LL_GET_HW(CONFIG_ESP_CONSOLE_UART_NUM), CONFIG_ESP_CONSOLE_UART_BAUDRATE, sclk_freq);
  668. #endif // CONFIG_ESP_CONSOLE_UART
  669. #ifdef CONFIG_PM_TRACE
  670. esp_pm_trace_init();
  671. #endif
  672. #if CONFIG_PM_SLP_DISABLE_GPIO && SOC_GPIO_SUPPORT_SLP_SWITCH
  673. esp_sleep_config_gpio_isolate();
  674. #endif
  675. ESP_ERROR_CHECK(esp_pm_lock_create(ESP_PM_CPU_FREQ_MAX, 0, "rtos0",
  676. &s_rtos_lock_handle[0]));
  677. ESP_ERROR_CHECK(esp_pm_lock_acquire(s_rtos_lock_handle[0]));
  678. #if portNUM_PROCESSORS == 2
  679. ESP_ERROR_CHECK(esp_pm_lock_create(ESP_PM_CPU_FREQ_MAX, 0, "rtos1",
  680. &s_rtos_lock_handle[1]));
  681. ESP_ERROR_CHECK(esp_pm_lock_acquire(s_rtos_lock_handle[1]));
  682. #endif // portNUM_PROCESSORS == 2
  683. /* Configure all modes to use the default CPU frequency.
  684. * This will be modified later by a call to esp_pm_configure.
  685. */
  686. rtc_cpu_freq_config_t default_config;
  687. if (!rtc_clk_cpu_freq_mhz_to_config(CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ, &default_config)) {
  688. assert(false && "unsupported frequency");
  689. }
  690. for (size_t i = 0; i < PM_MODE_COUNT; ++i) {
  691. s_cpu_freq_by_mode[i] = default_config;
  692. }
  693. #ifdef CONFIG_PM_DFS_INIT_AUTO
  694. int xtal_freq_mhz = esp_clk_xtal_freq() / MHZ;
  695. #if CONFIG_IDF_TARGET_ESP32
  696. esp_pm_config_esp32_t cfg = {
  697. #elif CONFIG_IDF_TARGET_ESP32S2
  698. esp_pm_config_esp32s2_t cfg = {
  699. #elif CONFIG_IDF_TARGET_ESP32S3
  700. esp_pm_config_esp32s3_t cfg = {
  701. #elif CONFIG_IDF_TARGET_ESP32C3
  702. esp_pm_config_esp32c3_t cfg = {
  703. #elif CONFIG_IDF_TARGET_ESP32H4
  704. esp_pm_config_esp32h4_t cfg = {
  705. #elif CONFIG_IDF_TARGET_ESP32C2
  706. esp_pm_config_esp32c2_t cfg = {
  707. #elif CONFIG_IDF_TARGET_ESP32C6
  708. esp_pm_config_esp32c6_t cfg = {
  709. #elif CONFIG_IDF_TARGET_ESP32H2
  710. esp_pm_config_esp32h2_t cfg = {
  711. #endif
  712. .max_freq_mhz = CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ,
  713. .min_freq_mhz = xtal_freq_mhz,
  714. };
  715. esp_pm_configure(&cfg);
  716. #endif //CONFIG_PM_DFS_INIT_AUTO
  717. }
  718. void esp_pm_impl_idle_hook(void)
  719. {
  720. int core_id = xPortGetCoreID();
  721. #if CONFIG_FREERTOS_SMP
  722. uint32_t state = portDISABLE_INTERRUPTS();
  723. #else
  724. uint32_t state = portSET_INTERRUPT_MASK_FROM_ISR();
  725. #endif
  726. if (!s_core_idle[core_id]
  727. #ifdef CONFIG_FREERTOS_USE_TICKLESS_IDLE
  728. && !periph_should_skip_light_sleep()
  729. #endif
  730. ) {
  731. esp_pm_lock_release(s_rtos_lock_handle[core_id]);
  732. s_core_idle[core_id] = true;
  733. }
  734. #if CONFIG_FREERTOS_SMP
  735. portRESTORE_INTERRUPTS(state);
  736. #else
  737. portCLEAR_INTERRUPT_MASK_FROM_ISR(state);
  738. #endif
  739. ESP_PM_TRACE_ENTER(IDLE, core_id);
  740. }
  741. void IRAM_ATTR esp_pm_impl_isr_hook(void)
  742. {
  743. int core_id = xPortGetCoreID();
  744. ESP_PM_TRACE_ENTER(ISR_HOOK, core_id);
  745. /* Prevent higher level interrupts (than the one this function was called from)
  746. * from happening in this section, since they will also call into esp_pm_impl_isr_hook.
  747. */
  748. #if CONFIG_FREERTOS_SMP
  749. uint32_t state = portDISABLE_INTERRUPTS();
  750. #else
  751. uint32_t state = portSET_INTERRUPT_MASK_FROM_ISR();
  752. #endif
  753. #if defined(CONFIG_FREERTOS_SYSTICK_USES_CCOUNT) && (portNUM_PROCESSORS == 2)
  754. if (s_need_update_ccompare[core_id]) {
  755. update_ccompare();
  756. s_need_update_ccompare[core_id] = false;
  757. } else {
  758. leave_idle();
  759. }
  760. #else
  761. leave_idle();
  762. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT && portNUM_PROCESSORS == 2
  763. #if CONFIG_FREERTOS_SMP
  764. portRESTORE_INTERRUPTS(state);
  765. #else
  766. portCLEAR_INTERRUPT_MASK_FROM_ISR(state);
  767. #endif
  768. ESP_PM_TRACE_EXIT(ISR_HOOK, core_id);
  769. }
  770. void esp_pm_impl_waiti(void)
  771. {
  772. #if CONFIG_FREERTOS_USE_TICKLESS_IDLE
  773. int core_id = xPortGetCoreID();
  774. if (s_skipped_light_sleep[core_id]) {
  775. esp_cpu_wait_for_intr();
  776. /* Interrupt took the CPU out of waiti and s_rtos_lock_handle[core_id]
  777. * is now taken. However since we are back to idle task, we can release
  778. * the lock so that vApplicationSleep can attempt to enter light sleep.
  779. */
  780. esp_pm_impl_idle_hook();
  781. }
  782. s_skipped_light_sleep[core_id] = true;
  783. #else
  784. esp_cpu_wait_for_intr();
  785. #endif // CONFIG_FREERTOS_USE_TICKLESS_IDLE
  786. }
  787. #define PERIPH_INFORM_OUT_LIGHT_SLEEP_OVERHEAD_NO 1
  788. /* Inform peripherals of light sleep wakeup overhead time */
  789. static inform_out_light_sleep_overhead_cb_t s_periph_inform_out_light_sleep_overhead_cb[PERIPH_INFORM_OUT_LIGHT_SLEEP_OVERHEAD_NO];
  790. esp_err_t esp_pm_register_inform_out_light_sleep_overhead_callback(inform_out_light_sleep_overhead_cb_t cb)
  791. {
  792. for (int i = 0; i < PERIPH_INFORM_OUT_LIGHT_SLEEP_OVERHEAD_NO; i++) {
  793. if (s_periph_inform_out_light_sleep_overhead_cb[i] == cb) {
  794. return ESP_OK;
  795. } else if (s_periph_inform_out_light_sleep_overhead_cb[i] == NULL) {
  796. s_periph_inform_out_light_sleep_overhead_cb[i] = cb;
  797. return ESP_OK;
  798. }
  799. }
  800. return ESP_ERR_NO_MEM;
  801. }
  802. esp_err_t esp_pm_unregister_inform_out_light_sleep_overhead_callback(inform_out_light_sleep_overhead_cb_t cb)
  803. {
  804. for (int i = 0; i < PERIPH_INFORM_OUT_LIGHT_SLEEP_OVERHEAD_NO; i++) {
  805. if (s_periph_inform_out_light_sleep_overhead_cb[i] == cb) {
  806. s_periph_inform_out_light_sleep_overhead_cb[i] = NULL;
  807. return ESP_OK;
  808. }
  809. }
  810. return ESP_ERR_INVALID_STATE;
  811. }
  812. void periph_inform_out_light_sleep_overhead(uint32_t out_light_sleep_time)
  813. {
  814. for (int i = 0; i < PERIPH_INFORM_OUT_LIGHT_SLEEP_OVERHEAD_NO; i++) {
  815. if (s_periph_inform_out_light_sleep_overhead_cb[i]) {
  816. s_periph_inform_out_light_sleep_overhead_cb[i](out_light_sleep_time);
  817. }
  818. }
  819. }
  820. static update_light_sleep_default_params_config_cb_t s_light_sleep_default_params_config_cb = NULL;
  821. void esp_pm_register_light_sleep_default_params_config_callback(update_light_sleep_default_params_config_cb_t cb)
  822. {
  823. if (s_light_sleep_default_params_config_cb == NULL) {
  824. s_light_sleep_default_params_config_cb = cb;
  825. }
  826. }
  827. void esp_pm_unregister_light_sleep_default_params_config_callback(void)
  828. {
  829. if (s_light_sleep_default_params_config_cb) {
  830. s_light_sleep_default_params_config_cb = NULL;
  831. }
  832. }
  833. #if CONFIG_PM_SLP_DEFAULT_PARAMS_OPT
  834. static void esp_pm_light_sleep_default_params_config(int min_freq_mhz, int max_freq_mhz)
  835. {
  836. if (s_light_sleep_default_params_config_cb) {
  837. (*s_light_sleep_default_params_config_cb)(min_freq_mhz, max_freq_mhz);
  838. }
  839. }
  840. #endif