bootloader_flash_config_esp32s2.c 2.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879
  1. /*
  2. * SPDX-FileCopyrightText: 2019-2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdbool.h>
  7. #include <assert.h>
  8. #include "string.h"
  9. #include "sdkconfig.h"
  10. #include "esp_err.h"
  11. #include "esp_log.h"
  12. #include "esp32s2/rom/spi_flash.h"
  13. #include "soc/efuse_reg.h"
  14. #include "soc/spi_reg.h"
  15. #include "soc/spi_mem_reg.h"
  16. #include "soc/soc_caps.h"
  17. #include "flash_qio_mode.h"
  18. #include "bootloader_flash_config.h"
  19. #include "bootloader_common.h"
  20. #define FLASH_IO_MATRIX_DUMMY_40M 0
  21. #define FLASH_IO_MATRIX_DUMMY_80M 0
  22. #define FLASH_IO_DRIVE_GD_WITH_1V8PSRAM 3
  23. void bootloader_flash_update_id()
  24. {
  25. g_rom_flashchip.device_id = bootloader_read_flash_id();
  26. }
  27. void bootloader_flash_update_size(uint32_t size)
  28. {
  29. g_rom_flashchip.chip_size = size;
  30. }
  31. void IRAM_ATTR bootloader_flash_cs_timing_config()
  32. {
  33. SET_PERI_REG_MASK(SPI_MEM_USER_REG(0), SPI_MEM_CS_HOLD_M | SPI_MEM_CS_SETUP_M);
  34. SET_PERI_REG_BITS(SPI_MEM_CTRL2_REG(0), SPI_MEM_CS_HOLD_TIME_V, 0, SPI_MEM_CS_HOLD_TIME_S);
  35. SET_PERI_REG_BITS(SPI_MEM_CTRL2_REG(0), SPI_MEM_CS_SETUP_TIME_V, 0, SPI_MEM_CS_SETUP_TIME_S);
  36. SET_PERI_REG_MASK(SPI_MEM_USER_REG(1), SPI_MEM_CS_HOLD_M | SPI_MEM_CS_SETUP_M);
  37. SET_PERI_REG_BITS(SPI_MEM_CTRL2_REG(1), SPI_MEM_CS_HOLD_TIME_V, 1, SPI_MEM_CS_HOLD_TIME_S);
  38. SET_PERI_REG_BITS(SPI_MEM_CTRL2_REG(1), SPI_MEM_CS_SETUP_TIME_V, 0, SPI_MEM_CS_SETUP_TIME_S);
  39. }
  40. void IRAM_ATTR bootloader_flash_clock_config(const esp_image_header_t* pfhdr)
  41. {
  42. uint32_t spi_clk_div = 0;
  43. switch (pfhdr->spi_speed) {
  44. case ESP_IMAGE_SPI_SPEED_80M:
  45. spi_clk_div = 1;
  46. break;
  47. case ESP_IMAGE_SPI_SPEED_40M:
  48. spi_clk_div = 2;
  49. break;
  50. case ESP_IMAGE_SPI_SPEED_26M:
  51. spi_clk_div = 3;
  52. break;
  53. case ESP_IMAGE_SPI_SPEED_20M:
  54. spi_clk_div = 4;
  55. break;
  56. default:
  57. break;
  58. }
  59. esp_rom_spiflash_config_clk(spi_clk_div, 0);
  60. esp_rom_spiflash_config_clk(spi_clk_div, 1);
  61. }
  62. void IRAM_ATTR bootloader_flash_set_dummy_out(void)
  63. {
  64. REG_SET_BIT(SPI_MEM_CTRL_REG(0), SPI_MEM_FDUMMY_OUT | SPI_MEM_D_POL | SPI_MEM_Q_POL);
  65. REG_SET_BIT(SPI_MEM_CTRL_REG(1), SPI_MEM_FDUMMY_OUT | SPI_MEM_D_POL | SPI_MEM_Q_POL);
  66. }
  67. void IRAM_ATTR bootloader_flash_dummy_config(const esp_image_header_t* pfhdr)
  68. {
  69. bootloader_configure_spi_pins(1);
  70. bootloader_flash_set_dummy_out();
  71. }