bootloader_random_esp32.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120
  1. /*
  2. * SPDX-FileCopyrightText: 2016-2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include "sdkconfig.h"
  7. #include "bootloader_random.h"
  8. #include "soc/rtc_periph.h"
  9. #include "soc/sens_periph.h"
  10. #include "soc/syscon_periph.h"
  11. #include "soc/dport_reg.h"
  12. #include "soc/i2s_periph.h"
  13. #include "esp_log.h"
  14. #include "soc/io_mux_reg.h"
  15. #ifndef BOOTLOADER_BUILD
  16. #include "driver/periph_ctrl.h"
  17. #endif
  18. void bootloader_random_enable(void)
  19. {
  20. /* Ensure the hardware RNG is enabled following a soft reset. This should always be the case already (this clock is
  21. never disabled while the CPU is running), this is a "belts and braces" type check.
  22. */
  23. #ifdef BOOTLOADER_BUILD
  24. DPORT_SET_PERI_REG_MASK(DPORT_WIFI_CLK_EN_REG, DPORT_WIFI_CLK_RNG_EN);
  25. #else
  26. periph_module_enable(PERIPH_RNG_MODULE);
  27. #endif // BOOTLOADER_BUILD
  28. /* Enable SAR ADC in test mode to feed ADC readings of the 1.1V
  29. reference via I2S into the RNG entropy input.
  30. Note: I2S requires the PLL to be running, so the call to rtc_set_cpu_freq(CPU_80M)
  31. in early bootloader startup must have been made.
  32. */
  33. SET_PERI_REG_BITS(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_DTEST_RTC, 2, RTC_CNTL_DTEST_RTC_S);
  34. SET_PERI_REG_MASK(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_ENT_RTC);
  35. SET_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_SAR2_EN_TEST);
  36. #ifdef BOOTLOADER_BUILD
  37. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, DPORT_I2S0_CLK_EN);
  38. #else
  39. periph_module_enable(PERIPH_I2S0_MODULE);
  40. #endif // BOOTLOADER_BUILD
  41. CLEAR_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_ULP_CP_FORCE_START_TOP);
  42. CLEAR_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_ULP_CP_START_TOP);
  43. // Test pattern configuration byte 0xAD:
  44. //--[7:4] channel_sel: 10-->en_test
  45. //--[3:2] bit_width : 3-->12bit
  46. //--[1:0] atten : 1-->3dB attenuation
  47. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB1_REG, 0xADADADAD);
  48. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB2_REG, 0xADADADAD);
  49. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB3_REG, 0xADADADAD);
  50. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB4_REG, 0xADADADAD);
  51. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 3, SENS_FORCE_XPD_SAR_S);
  52. SET_PERI_REG_MASK(SENS_SAR_READ_CTRL_REG, SENS_SAR1_DIG_FORCE);
  53. SET_PERI_REG_MASK(SENS_SAR_READ_CTRL2_REG, SENS_SAR2_DIG_FORCE);
  54. SET_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR2_MUX);
  55. SET_PERI_REG_BITS(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR_CLK_DIV, 4, SYSCON_SARADC_SAR_CLK_DIV_S);
  56. SET_PERI_REG_BITS(SYSCON_SARADC_FSM_REG, SYSCON_SARADC_RSTB_WAIT, 8, SYSCON_SARADC_RSTB_WAIT_S); /* was 1 */
  57. SET_PERI_REG_BITS(SYSCON_SARADC_FSM_REG, SYSCON_SARADC_START_WAIT, 10, SYSCON_SARADC_START_WAIT_S);
  58. SET_PERI_REG_BITS(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_WORK_MODE, 0, SYSCON_SARADC_WORK_MODE_S);
  59. SET_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR_SEL);
  60. CLEAR_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_DATA_SAR_SEL);
  61. SET_PERI_REG_BITS(I2S_SAMPLE_RATE_CONF_REG(0), I2S_RX_BCK_DIV_NUM, 20, I2S_RX_BCK_DIV_NUM_S);
  62. SET_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_DATA_TO_I2S);
  63. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_CAMERA_EN);
  64. SET_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_LCD_EN);
  65. SET_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE);
  66. SET_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE_TEST_EN);
  67. SET_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_START);
  68. }
  69. void bootloader_random_disable(void)
  70. {
  71. /* Reset some i2s configuration (possibly redundant as we reset entire
  72. I2S peripheral further down). */
  73. CLEAR_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_START);
  74. SET_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_RESET);
  75. CLEAR_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_RESET);
  76. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_CAMERA_EN);
  77. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_LCD_EN);
  78. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE_TEST_EN);
  79. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE);
  80. /* Disable i2s clock */
  81. #ifdef BOOTLOADER_BUILD
  82. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, DPORT_I2S0_CLK_EN);
  83. #else
  84. periph_module_disable(PERIPH_I2S0_MODULE);
  85. #endif // BOOTLOADER_BUILD
  86. /* Restore SYSCON mode registers */
  87. CLEAR_PERI_REG_MASK(SENS_SAR_READ_CTRL_REG, SENS_SAR1_DIG_FORCE);
  88. CLEAR_PERI_REG_MASK(SENS_SAR_READ_CTRL2_REG, SENS_SAR2_DIG_FORCE);
  89. /* Restore SAR ADC mode */
  90. CLEAR_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_SAR2_EN_TEST);
  91. CLEAR_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR2_MUX
  92. | SYSCON_SARADC_SAR_SEL | SYSCON_SARADC_DATA_TO_I2S);
  93. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S);
  94. SET_PERI_REG_BITS(SYSCON_SARADC_FSM_REG, SYSCON_SARADC_START_WAIT, 8, SYSCON_SARADC_START_WAIT_S);
  95. /* Reset i2s peripheral */
  96. #ifdef BOOTLOADER_BUILD
  97. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_RST_EN_REG, DPORT_I2S0_RST);
  98. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERIP_RST_EN_REG, DPORT_I2S0_RST);
  99. #else
  100. periph_module_reset(PERIPH_I2S0_MODULE);
  101. #endif
  102. /* Disable pull supply voltage to SAR ADC */
  103. CLEAR_PERI_REG_MASK(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_ENT_RTC);
  104. SET_PERI_REG_BITS(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_DTEST_RTC, 0, RTC_CNTL_DTEST_RTC_S);
  105. }