rtc.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. // Copyright 2010-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #ifndef _ROM_RTC_H_
  14. #define _ROM_RTC_H_
  15. #include "ets_sys.h"
  16. #include <stdbool.h>
  17. #include <stdint.h>
  18. #include "soc/soc.h"
  19. #ifdef __cplusplus
  20. extern "C" {
  21. #endif
  22. /** \defgroup rtc_apis, rtc registers and memory related apis
  23. * @brief rtc apis
  24. */
  25. /** @addtogroup rtc_apis
  26. * @{
  27. */
  28. /**************************************************************************************
  29. * Note: *
  30. * Some Rtc memory and registers are used, in ROM or in internal library. *
  31. * Please do not use reserved or used rtc memory or registers. *
  32. * *
  33. *************************************************************************************
  34. * RTC Memory & Store Register usage
  35. *************************************************************************************
  36. * rtc memory addr type size usage
  37. * 0x3ff61000(0x50000000) Slow SIZE_CP Co-Processor code/Reset Entry
  38. * 0x3ff61000+SIZE_CP Slow 4096-SIZE_CP
  39. * 0x3ff62800 Slow 4096 Reserved
  40. *
  41. * 0x3ff80000(0x400c0000) Fast 8192 deep sleep entry code
  42. *
  43. *************************************************************************************
  44. * Rtc store registers usage
  45. * RTC_CNTL_STORE0_REG
  46. * RTC_CNTL_STORE1_REG
  47. * RTC_CNTL_STORE2_REG
  48. * RTC_CNTL_STORE3_REG
  49. * RTC_CNTL_STORE4_REG Reserved
  50. * RTC_CNTL_STORE5_REG External Xtal Frequency
  51. * RTC_CNTL_STORE6_REG FAST_RTC_MEMORY_ENTRY
  52. * RTC_CNTL_STORE7_REG FAST_RTC_MEMORY_CRC
  53. *************************************************************************************
  54. */
  55. #define RTC_ENTRY_ADDR_REG RTC_CNTL_STORE6_REG
  56. #define RTC_MEMORY_CRC_REG RTC_CNTL_STORE7_REG
  57. typedef enum {
  58. AWAKE = 0, //<CPU ON
  59. LIGHT_SLEEP = BIT0, //CPU waiti, PLL ON. We don't need explicitly set this mode.
  60. DEEP_SLEEP = BIT1 //CPU OFF, PLL OFF, only specific timer could wake up
  61. } SLEEP_MODE;
  62. typedef enum {
  63. NO_MEAN = 0,
  64. POWERON_RESET = 1, /**<1, Vbat power on reset*/
  65. SW_RESET = 3, /**<3, Software reset digital core*/
  66. OWDT_RESET = 4, /**<4, Legacy watch dog reset digital core*/
  67. DEEPSLEEP_RESET = 5, /**<3, Deep Sleep reset digital core*/
  68. SDIO_RESET = 6, /**<6, Reset by SLC module, reset digital core*/
  69. TG0WDT_SYS_RESET = 7, /**<7, Timer Group0 Watch dog reset digital core*/
  70. TG1WDT_SYS_RESET = 8, /**<8, Timer Group1 Watch dog reset digital core*/
  71. RTCWDT_SYS_RESET = 9, /**<9, RTC Watch dog Reset digital core*/
  72. INTRUSION_RESET = 10, /**<10, Instrusion tested to reset CPU*/
  73. TGWDT_CPU_RESET = 11, /**<11, Time Group reset CPU*/
  74. SW_CPU_RESET = 12, /**<12, Software reset CPU*/
  75. RTCWDT_CPU_RESET = 13, /**<13, RTC Watch dog Reset CPU*/
  76. EXT_CPU_RESET = 14, /**<14, for APP CPU, reseted by PRO CPU*/
  77. RTCWDT_BROWN_OUT_RESET = 15, /**<15, Reset when the vdd voltage is not stable*/
  78. RTCWDT_RTC_RESET = 16 /**<16, RTC Watch dog reset digital core and rtc module*/
  79. } RESET_REASON;
  80. typedef enum {
  81. NO_SLEEP = 0,
  82. EXT_EVENT0_TRIG = BIT0,
  83. EXT_EVENT1_TRIG = BIT1,
  84. GPIO_TRIG = BIT2,
  85. TIMER_EXPIRE = BIT3,
  86. SDIO_TRIG = BIT4,
  87. MAC_TRIG = BIT5,
  88. UART0_TRIG = BIT6,
  89. UART1_TRIG = BIT7,
  90. TOUCH_TRIG = BIT8,
  91. SAR_TRIG = BIT9,
  92. BT_TRIG = BIT10
  93. } WAKEUP_REASON;
  94. typedef enum {
  95. DISEN_WAKEUP = NO_SLEEP,
  96. EXT_EVENT0_TRIG_EN = EXT_EVENT0_TRIG,
  97. EXT_EVENT1_TRIG_EN = EXT_EVENT1_TRIG,
  98. GPIO_TRIG_EN = GPIO_TRIG,
  99. TIMER_EXPIRE_EN = TIMER_EXPIRE,
  100. SDIO_TRIG_EN = SDIO_TRIG,
  101. MAC_TRIG_EN = MAC_TRIG,
  102. UART0_TRIG_EN = UART0_TRIG,
  103. UART1_TRIG_EN = UART1_TRIG,
  104. TOUCH_TRIG_EN = TOUCH_TRIG,
  105. SAR_TRIG_EN = SAR_TRIG,
  106. BT_TRIG_EN = BT_TRIG
  107. } WAKEUP_ENABLE;
  108. typedef enum {
  109. NO_INT = 0,
  110. WAKEUP_INT = BIT0,
  111. REJECT_INT = BIT1,
  112. SDIO_IDLE_INT = BIT2,
  113. RTC_WDT_INT = BIT3,
  114. RTC_TIME_VALID_INT = BIT4
  115. } RTC_INT_REASON;
  116. typedef enum {
  117. DISEN_INT = 0,
  118. WAKEUP_INT_EN = WAKEUP_INT,
  119. REJECT_INT_EN = REJECT_INT,
  120. SDIO_IDLE_INT_EN = SDIO_IDLE_INT,
  121. RTC_WDT_INT_EN = RTC_WDT_INT,
  122. RTC_TIME_VALID_INT_EN = RTC_TIME_VALID_INT
  123. } RTC_INT_EN;
  124. /**
  125. * @brief Get the reset reason for CPU.
  126. *
  127. * @param int cpu_no : CPU no.
  128. *
  129. * @return RESET_REASON
  130. */
  131. RESET_REASON rtc_get_reset_reason(int cpu_no);
  132. /**
  133. * @brief Get the wakeup cause for CPU.
  134. *
  135. * @param int cpu_no : CPU no.
  136. *
  137. * @return WAKEUP_REASON
  138. */
  139. WAKEUP_REASON rtc_get_wakeup_cause(void);
  140. /**
  141. * @brief Get CRC for Fast RTC Memory.
  142. *
  143. * @param uint32_t start_addr : 0 - 0x7ff for Fast RTC Memory.
  144. *
  145. * @param uint32_t crc_len : 0 - 0x7ff, 0 for 4 byte, 0x7ff for 0x2000 byte.
  146. *
  147. * @return uint32_t : CRC32 result
  148. */
  149. uint32_t calc_rtc_memory_crc(uint32_t start_addr, uint32_t crc_len);
  150. /**
  151. * @brief Set CRC of Fast RTC memory 0-0x7ff into RTC STORE7.
  152. *
  153. * @param None
  154. *
  155. * @return None
  156. */
  157. void set_rtc_memory_crc(void);
  158. /**
  159. * @brief Software Reset digital core.
  160. *
  161. * @param None
  162. *
  163. * @return None
  164. */
  165. void software_reset(void);
  166. /**
  167. * @brief Software Reset digital core.
  168. *
  169. * @param int cpu_no : The CPU to reset, 0 for PRO CPU, 1 for APP CPU.
  170. *
  171. * @return None
  172. */
  173. void software_reset_cpu(int cpu_no);
  174. /**
  175. * @}
  176. */
  177. #ifdef __cplusplus
  178. }
  179. #endif
  180. #endif /* _ROM_RTC_H_ */