cpu_start.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "esp32/rom/ets_sys.h"
  19. #include "esp32/rom/uart.h"
  20. #include "esp32/rom/rtc.h"
  21. #include "esp32/rom/cache.h"
  22. #include "soc/cpu.h"
  23. #include "soc/rtc.h"
  24. #include "soc/dport_reg.h"
  25. #include "soc/gpio_periph.h"
  26. #include "soc/timer_periph.h"
  27. #include "soc/rtc_wdt.h"
  28. #include "soc/efuse_periph.h"
  29. #include "driver/rtc_io.h"
  30. #include "freertos/FreeRTOS.h"
  31. #include "freertos/task.h"
  32. #include "freertos/semphr.h"
  33. #include "freertos/queue.h"
  34. #include "freertos/portmacro.h"
  35. #include "esp_heap_caps_init.h"
  36. #include "sdkconfig.h"
  37. #include "esp_system.h"
  38. #include "esp_spi_flash.h"
  39. #include "esp_flash_internal.h"
  40. #include "nvs_flash.h"
  41. #include "esp_event.h"
  42. #include "esp_spi_flash.h"
  43. #include "esp_private/crosscore_int.h"
  44. #include "esp_log.h"
  45. #include "esp_vfs_dev.h"
  46. #include "esp_newlib.h"
  47. #include "esp32/brownout.h"
  48. #include "esp_int_wdt.h"
  49. #include "esp_task.h"
  50. #include "esp_task_wdt.h"
  51. #include "esp_phy_init.h"
  52. #include "esp32/cache_err_int.h"
  53. #include "esp_coexist_internal.h"
  54. #include "esp_core_dump.h"
  55. #include "esp_app_trace.h"
  56. #include "esp_private/dbg_stubs.h"
  57. #include "esp_flash_encrypt.h"
  58. #include "esp32/spiram.h"
  59. #include "esp_clk_internal.h"
  60. #include "esp_timer.h"
  61. #include "esp_pm.h"
  62. #include "esp_private/pm_impl.h"
  63. #include "trax.h"
  64. #include "esp_ota_ops.h"
  65. #include "esp_efuse.h"
  66. #include "bootloader_flash_config.h"
  67. #define STRINGIFY(s) STRINGIFY2(s)
  68. #define STRINGIFY2(s) #s
  69. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  70. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  71. #if !CONFIG_FREERTOS_UNICORE
  72. static void IRAM_ATTR call_start_cpu1() __attribute__((noreturn));
  73. void start_cpu1(void) __attribute__((weak, alias("start_cpu1_default"))) __attribute__((noreturn));
  74. void start_cpu1_default(void) IRAM_ATTR __attribute__((noreturn));
  75. static bool app_cpu_started = false;
  76. #endif //!CONFIG_FREERTOS_UNICORE
  77. static void do_global_ctors(void);
  78. static void main_task(void* args);
  79. extern void app_main(void);
  80. extern esp_err_t esp_pthread_init(void);
  81. extern int _bss_start;
  82. extern int _bss_end;
  83. extern int _rtc_bss_start;
  84. extern int _rtc_bss_end;
  85. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  86. extern int _ext_ram_bss_start;
  87. extern int _ext_ram_bss_end;
  88. #endif
  89. extern int _init_start;
  90. extern void (*__init_array_start)(void);
  91. extern void (*__init_array_end)(void);
  92. extern volatile int port_xSchedulerRunning[2];
  93. static const char* TAG = "cpu_start";
  94. struct object { long placeholder[ 10 ]; };
  95. void __register_frame_info (const void *begin, struct object *ob);
  96. extern char __eh_frame[];
  97. //If CONFIG_SPIRAM_IGNORE_NOTFOUND is set and external RAM is not found or errors out on testing, this is set to false.
  98. static bool s_spiram_okay=true;
  99. /*
  100. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  101. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  102. */
  103. void IRAM_ATTR call_start_cpu0()
  104. {
  105. #if CONFIG_FREERTOS_UNICORE
  106. RESET_REASON rst_reas[1];
  107. #else
  108. RESET_REASON rst_reas[2];
  109. #endif
  110. cpu_configure_region_protection();
  111. cpu_init_memctl();
  112. //Move exception vectors to IRAM
  113. asm volatile (\
  114. "wsr %0, vecbase\n" \
  115. ::"r"(&_init_start));
  116. rst_reas[0] = rtc_get_reset_reason(0);
  117. #if !CONFIG_FREERTOS_UNICORE
  118. rst_reas[1] = rtc_get_reset_reason(1);
  119. #endif
  120. // from panic handler we can be reset by RWDT or TG0WDT
  121. if (rst_reas[0] == RTCWDT_SYS_RESET || rst_reas[0] == TG0WDT_SYS_RESET
  122. #if !CONFIG_FREERTOS_UNICORE
  123. || rst_reas[1] == RTCWDT_SYS_RESET || rst_reas[1] == TG0WDT_SYS_RESET
  124. #endif
  125. ) {
  126. #ifndef CONFIG_BOOTLOADER_WDT_ENABLE
  127. rtc_wdt_disable();
  128. #endif
  129. }
  130. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  131. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  132. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  133. if (rst_reas[0] != DEEPSLEEP_RESET) {
  134. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  135. }
  136. #if CONFIG_SPIRAM_BOOT_INIT
  137. esp_spiram_init_cache();
  138. if (esp_spiram_init() != ESP_OK) {
  139. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  140. ESP_EARLY_LOGE(TAG, "Failed to init external RAM, needed for external .bss segment");
  141. abort();
  142. #endif
  143. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  144. ESP_EARLY_LOGI(TAG, "Failed to init external RAM; continuing without it.");
  145. s_spiram_okay = false;
  146. #else
  147. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  148. abort();
  149. #endif
  150. }
  151. #endif
  152. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  153. if (LOG_LOCAL_LEVEL >= ESP_LOG_INFO) {
  154. const esp_app_desc_t *app_desc = esp_ota_get_app_description();
  155. ESP_EARLY_LOGI(TAG, "Application information:");
  156. #ifndef CONFIG_APP_EXCLUDE_PROJECT_NAME_VAR
  157. ESP_EARLY_LOGI(TAG, "Project name: %s", app_desc->project_name);
  158. #endif
  159. #ifndef CONFIG_APP_EXCLUDE_PROJECT_VER_VAR
  160. ESP_EARLY_LOGI(TAG, "App version: %s", app_desc->version);
  161. #endif
  162. #ifdef CONFIG_BOOTLOADER_APP_SECURE_VERSION
  163. ESP_EARLY_LOGI(TAG, "Secure version: %d", app_desc->secure_version);
  164. #endif
  165. #ifdef CONFIG_APP_COMPILE_TIME_DATE
  166. ESP_EARLY_LOGI(TAG, "Compile time: %s %s", app_desc->date, app_desc->time);
  167. #endif
  168. char buf[17];
  169. esp_ota_get_app_elf_sha256(buf, sizeof(buf));
  170. ESP_EARLY_LOGI(TAG, "ELF file SHA256: %s...", buf);
  171. ESP_EARLY_LOGI(TAG, "ESP-IDF: %s", app_desc->idf_ver);
  172. }
  173. #if !CONFIG_FREERTOS_UNICORE
  174. if (REG_GET_BIT(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_VER_DIS_APP_CPU)) {
  175. ESP_EARLY_LOGE(TAG, "Running on single core chip, but application is built with dual core support.");
  176. ESP_EARLY_LOGE(TAG, "Please enable CONFIG_FREERTOS_UNICORE option in menuconfig.");
  177. abort();
  178. }
  179. ESP_EARLY_LOGI(TAG, "Starting app cpu, entry point is %p", call_start_cpu1);
  180. //Flush and enable icache for APP CPU
  181. Cache_Flush(1);
  182. Cache_Read_Enable(1);
  183. esp_cpu_unstall(1);
  184. // Enable clock and reset APP CPU. Note that OpenOCD may have already
  185. // enabled clock and taken APP CPU out of reset. In this case don't reset
  186. // APP CPU again, as that will clear the breakpoints which may have already
  187. // been set.
  188. if (!DPORT_GET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN)) {
  189. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  190. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_C_REG, DPORT_APPCPU_RUNSTALL);
  191. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  192. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  193. }
  194. ets_set_appcpu_boot_addr((uint32_t)call_start_cpu1);
  195. while (!app_cpu_started) {
  196. ets_delay_us(100);
  197. }
  198. #else
  199. ESP_EARLY_LOGI(TAG, "Single core mode");
  200. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  201. #endif
  202. #if CONFIG_SPIRAM_MEMTEST
  203. if (s_spiram_okay) {
  204. bool ext_ram_ok=esp_spiram_test();
  205. if (!ext_ram_ok) {
  206. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  207. abort();
  208. }
  209. }
  210. #endif
  211. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  212. memset(&_ext_ram_bss_start, 0, (&_ext_ram_bss_end - &_ext_ram_bss_start) * sizeof(_ext_ram_bss_start));
  213. #endif
  214. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  215. If the heap allocator is initialized first, it will put free memory linked list items into
  216. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  217. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  218. works around this problem.
  219. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  220. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  221. fail initializing it properly. */
  222. heap_caps_init();
  223. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  224. start_cpu0();
  225. }
  226. #if !CONFIG_FREERTOS_UNICORE
  227. static void wdt_reset_cpu1_info_enable(void)
  228. {
  229. DPORT_REG_SET_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_PDEBUG_ENABLE | DPORT_APP_CPU_RECORD_ENABLE);
  230. DPORT_REG_CLR_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_RECORD_ENABLE);
  231. }
  232. void IRAM_ATTR call_start_cpu1()
  233. {
  234. asm volatile (\
  235. "wsr %0, vecbase\n" \
  236. ::"r"(&_init_start));
  237. ets_set_appcpu_boot_addr(0);
  238. cpu_configure_region_protection();
  239. cpu_init_memctl();
  240. #if CONFIG_ESP_CONSOLE_UART_NONE
  241. ets_install_putc1(NULL);
  242. ets_install_putc2(NULL);
  243. #else // CONFIG_ESP_CONSOLE_UART_NONE
  244. uartAttach();
  245. ets_install_uart_printf();
  246. uart_tx_switch(CONFIG_ESP_CONSOLE_UART_NUM);
  247. #endif
  248. wdt_reset_cpu1_info_enable();
  249. ESP_EARLY_LOGI(TAG, "App cpu up.");
  250. app_cpu_started = 1;
  251. start_cpu1();
  252. }
  253. #endif //!CONFIG_FREERTOS_UNICORE
  254. static void intr_matrix_clear(void)
  255. {
  256. //Clear all the interrupt matrix register
  257. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i <= ETS_CACHE_IA_INTR_SOURCE; i++) {
  258. intr_matrix_set(0, i, ETS_INVALID_INUM);
  259. #if !CONFIG_FREERTOS_UNICORE
  260. intr_matrix_set(1, i, ETS_INVALID_INUM);
  261. #endif
  262. }
  263. }
  264. void start_cpu0_default(void)
  265. {
  266. esp_err_t err;
  267. esp_setup_syscall_table();
  268. if (s_spiram_okay) {
  269. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  270. esp_err_t r=esp_spiram_add_to_heapalloc();
  271. if (r != ESP_OK) {
  272. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  273. abort();
  274. }
  275. #if CONFIG_SPIRAM_USE_MALLOC
  276. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  277. #endif
  278. #endif
  279. }
  280. //Enable trace memory and immediately start trace.
  281. #if CONFIG_ESP32_TRAX
  282. #if CONFIG_ESP32_TRAX_TWOBANKS
  283. trax_enable(TRAX_ENA_PRO_APP);
  284. #else
  285. trax_enable(TRAX_ENA_PRO);
  286. #endif
  287. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  288. #endif
  289. esp_clk_init();
  290. esp_perip_clk_init();
  291. intr_matrix_clear();
  292. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  293. #ifdef CONFIG_PM_ENABLE
  294. const int uart_clk_freq = REF_CLK_FREQ;
  295. /* When DFS is enabled, use REFTICK as UART clock source */
  296. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_ESP_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  297. #else
  298. const int uart_clk_freq = APB_CLK_FREQ;
  299. #endif // CONFIG_PM_DFS_ENABLE
  300. uart_div_modify(CONFIG_ESP_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_ESP_CONSOLE_UART_BAUDRATE);
  301. #endif // CONFIG_ESP_CONSOLE_UART_NONE
  302. #if CONFIG_ESP32_BROWNOUT_DET
  303. esp_brownout_init();
  304. #endif
  305. rtc_gpio_force_hold_dis_all();
  306. esp_vfs_dev_uart_register();
  307. esp_reent_init(_GLOBAL_REENT);
  308. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  309. const char* default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_ESP_CONSOLE_UART_NUM);
  310. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  311. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  312. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  313. #else
  314. _GLOBAL_REENT->_stdin = (FILE*) &__sf_fake_stdin;
  315. _GLOBAL_REENT->_stdout = (FILE*) &__sf_fake_stdout;
  316. _GLOBAL_REENT->_stderr = (FILE*) &__sf_fake_stderr;
  317. #endif
  318. // After setting _GLOBAL_REENT, ESP_LOGIx can be used instead of ESP_EARLY_LOGx.
  319. #ifdef CONFIG_SECURE_FLASH_ENC_ENABLED
  320. esp_flash_encryption_init_checks();
  321. #endif
  322. #if CONFIG_ESP32_DISABLE_BASIC_ROM_CONSOLE
  323. esp_efuse_disable_basic_rom_console();
  324. #endif
  325. esp_timer_init();
  326. esp_set_time_from_rtc();
  327. #if CONFIG_ESP32_APPTRACE_ENABLE
  328. err = esp_apptrace_init();
  329. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  330. #endif
  331. #if CONFIG_SYSVIEW_ENABLE
  332. SEGGER_SYSVIEW_Conf();
  333. #endif
  334. #if CONFIG_ESP32_DEBUG_STUBS_ENABLE
  335. esp_dbg_stubs_init();
  336. #endif
  337. err = esp_pthread_init();
  338. assert(err == ESP_OK && "Failed to init pthread module!");
  339. do_global_ctors();
  340. #if CONFIG_ESP_INT_WDT
  341. esp_int_wdt_init();
  342. //Initialize the interrupt watch dog for CPU0.
  343. esp_int_wdt_cpu_init();
  344. #else
  345. #if CONFIG_ESP32_ECO3_CACHE_LOCK_FIX
  346. assert(!soc_has_cache_lock_bug() && "ESP32 Rev 3 + Dual Core + PSRAM requires INT WDT enabled in project config!");
  347. #endif
  348. #endif
  349. esp_cache_err_int_init();
  350. esp_crosscore_int_init();
  351. #ifndef CONFIG_FREERTOS_UNICORE
  352. esp_dport_access_int_init();
  353. #endif
  354. spi_flash_init();
  355. /* init default OS-aware flash access critical section */
  356. spi_flash_guard_set(&g_flash_guard_default_ops);
  357. esp_flash_app_init();
  358. esp_err_t flash_ret = esp_flash_init_default_chip();
  359. assert(flash_ret == ESP_OK);
  360. #ifdef CONFIG_PM_ENABLE
  361. esp_pm_impl_init();
  362. #ifdef CONFIG_PM_DFS_INIT_AUTO
  363. int xtal_freq = (int) rtc_clk_xtal_freq_get();
  364. esp_pm_config_esp32_t cfg = {
  365. .max_freq_mhz = CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ,
  366. .min_freq_mhz = xtal_freq,
  367. };
  368. esp_pm_configure(&cfg);
  369. #endif //CONFIG_PM_DFS_INIT_AUTO
  370. #endif //CONFIG_PM_ENABLE
  371. #if CONFIG_ESP32_ENABLE_COREDUMP
  372. esp_core_dump_init();
  373. size_t core_data_sz = 0;
  374. size_t core_data_addr = 0;
  375. if (esp_core_dump_image_get(&core_data_addr, &core_data_sz) == ESP_OK && core_data_sz > 0) {
  376. ESP_LOGI(TAG, "Found core dump %d bytes in flash @ 0x%x", core_data_sz, core_data_addr);
  377. }
  378. #endif
  379. #if CONFIG_ESP32_WIFI_SW_COEXIST_ENABLE
  380. esp_coex_adapter_register(&g_coex_adapter_funcs);
  381. coex_pre_init();
  382. #endif
  383. bootloader_flash_update_id();
  384. #if !CONFIG_SPIRAM_BOOT_INIT
  385. // Read the application binary image header. This will also decrypt the header if the image is encrypted.
  386. esp_image_header_t fhdr = {0};
  387. // This assumes that DROM is the first segment in the application binary, i.e. that we can read
  388. // the binary header through cache by accessing SOC_DROM_LOW address.
  389. memcpy(&fhdr, (void*) SOC_DROM_LOW, sizeof(fhdr));
  390. // If psram is uninitialized, we need to improve some flash configuration.
  391. bootloader_flash_clock_config(&fhdr);
  392. bootloader_flash_gpio_config(&fhdr);
  393. bootloader_flash_dummy_config(&fhdr);
  394. bootloader_flash_cs_timing_config();
  395. #endif
  396. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  397. ESP_TASK_MAIN_STACK, NULL,
  398. ESP_TASK_MAIN_PRIO, NULL, 0);
  399. assert(res == pdTRUE);
  400. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  401. vTaskStartScheduler();
  402. abort(); /* Only get to here if not enough free heap to start scheduler */
  403. }
  404. #if !CONFIG_FREERTOS_UNICORE
  405. void start_cpu1_default(void)
  406. {
  407. // Wait for FreeRTOS initialization to finish on PRO CPU
  408. while (port_xSchedulerRunning[0] == 0) {
  409. ;
  410. }
  411. #if CONFIG_ESP32_TRAX_TWOBANKS
  412. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  413. #endif
  414. #if CONFIG_ESP32_APPTRACE_ENABLE
  415. esp_err_t err = esp_apptrace_init();
  416. assert(err == ESP_OK && "Failed to init apptrace module on APP CPU!");
  417. #endif
  418. #if CONFIG_ESP_INT_WDT
  419. //Initialize the interrupt watch dog for CPU1.
  420. esp_int_wdt_cpu_init();
  421. #endif
  422. //Take care putting stuff here: if asked, FreeRTOS will happily tell you the scheduler
  423. //has started, but it isn't active *on this CPU* yet.
  424. esp_cache_err_int_init();
  425. esp_crosscore_int_init();
  426. esp_dport_access_int_init();
  427. ESP_EARLY_LOGI(TAG, "Starting scheduler on APP CPU.");
  428. xPortStartScheduler();
  429. abort(); /* Only get to here if FreeRTOS somehow very broken */
  430. }
  431. #endif //!CONFIG_FREERTOS_UNICORE
  432. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  433. size_t __cxx_eh_arena_size_get()
  434. {
  435. return CONFIG_COMPILER_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  436. }
  437. #endif
  438. static void do_global_ctors(void)
  439. {
  440. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  441. static struct object ob;
  442. __register_frame_info( __eh_frame, &ob );
  443. #endif
  444. void (**p)(void);
  445. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  446. (*p)();
  447. }
  448. }
  449. static void main_task(void* args)
  450. {
  451. #if !CONFIG_FREERTOS_UNICORE
  452. // Wait for FreeRTOS initialization to finish on APP CPU, before replacing its startup stack
  453. while (port_xSchedulerRunning[1] == 0) {
  454. ;
  455. }
  456. #endif
  457. //Enable allocation in region where the startup stacks were located.
  458. heap_caps_enable_nonos_stack_heaps();
  459. // Now we have startup stack RAM available for heap, enable any DMA pool memory
  460. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  461. esp_err_t r = esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  462. if (r != ESP_OK) {
  463. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool (error 0x%x)", r);
  464. abort();
  465. }
  466. #endif
  467. //Initialize task wdt if configured to do so
  468. #ifdef CONFIG_ESP_TASK_WDT_PANIC
  469. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, true));
  470. #elif CONFIG_ESP_TASK_WDT
  471. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, false));
  472. #endif
  473. //Add IDLE 0 to task wdt
  474. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU0
  475. TaskHandle_t idle_0 = xTaskGetIdleTaskHandleForCPU(0);
  476. if(idle_0 != NULL){
  477. ESP_ERROR_CHECK(esp_task_wdt_add(idle_0));
  478. }
  479. #endif
  480. //Add IDLE 1 to task wdt
  481. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU1
  482. TaskHandle_t idle_1 = xTaskGetIdleTaskHandleForCPU(1);
  483. if(idle_1 != NULL){
  484. ESP_ERROR_CHECK(esp_task_wdt_add(idle_1));
  485. }
  486. #endif
  487. // Now that the application is about to start, disable boot watchdog
  488. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  489. rtc_wdt_disable();
  490. #endif
  491. #ifdef CONFIG_BOOTLOADER_EFUSE_SECURE_VERSION_EMULATE
  492. const esp_partition_t *efuse_partition = esp_partition_find_first(ESP_PARTITION_TYPE_DATA, ESP_PARTITION_SUBTYPE_DATA_EFUSE_EM, NULL);
  493. if (efuse_partition) {
  494. esp_efuse_init(efuse_partition->address, efuse_partition->size);
  495. }
  496. #endif
  497. app_main();
  498. vTaskDelete(NULL);
  499. }