bootloader_random.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. // Copyright 2010-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include "sdkconfig.h"
  15. #include "bootloader_random.h"
  16. #include "soc/cpu.h"
  17. #include "soc/wdev_reg.h"
  18. #include "soc/rtc_periph.h"
  19. #include "soc/sens_periph.h"
  20. #include "soc/syscon_periph.h"
  21. #include "soc/dport_reg.h"
  22. #include "soc/i2s_periph.h"
  23. #include "esp_log.h"
  24. #include "soc/io_mux_reg.h"
  25. #if CONFIG_IDF_TARGET_ESP32S2
  26. #include "soc/apb_saradc_reg.h"
  27. #endif
  28. #ifndef BOOTLOADER_BUILD
  29. #include "esp_system.h"
  30. #include "driver/periph_ctrl.h"
  31. void bootloader_fill_random(void *buffer, size_t length)
  32. {
  33. return esp_fill_random(buffer, length);
  34. }
  35. #else
  36. void bootloader_fill_random(void *buffer, size_t length)
  37. {
  38. uint8_t *buffer_bytes = (uint8_t *)buffer;
  39. uint32_t random;
  40. uint32_t start, now;
  41. assert(buffer != NULL);
  42. for (int i = 0; i < length; i++) {
  43. if (i == 0 || i % 4 == 0) { /* redundant check is for a compiler warning */
  44. /* in bootloader with ADC feeding HWRNG, we accumulate 1
  45. bit of entropy per 40 APB cycles (==80 CPU cycles.)
  46. To avoid reading the entire RNG hardware state out
  47. as-is, we repeatedly read the RNG register and XOR all
  48. values.
  49. */
  50. random = REG_READ(WDEV_RND_REG);
  51. RSR(CCOUNT, start);
  52. do {
  53. random ^= REG_READ(WDEV_RND_REG);
  54. RSR(CCOUNT, now);
  55. } while (now - start < 80 * 32 * 2); /* extra factor of 2 is precautionary */
  56. }
  57. buffer_bytes[i] = random >> ((i % 4) * 8);
  58. }
  59. }
  60. #endif // BOOTLOADER_BUILD
  61. void bootloader_random_enable(void)
  62. {
  63. /* Ensure the hardware RNG is enabled following a soft reset. This should always be the case already (this clock is
  64. never disabled while the CPU is running), this is a "belts and braces" type check.
  65. */
  66. #ifdef BOOTLOADER_BUILD
  67. DPORT_SET_PERI_REG_MASK(DPORT_WIFI_CLK_EN_REG, DPORT_WIFI_CLK_RNG_EN);
  68. #else
  69. periph_module_enable(PERIPH_RNG_MODULE);
  70. #endif // BOOTLOADER_BUILD
  71. /* Enable SAR ADC in test mode to feed ADC readings of the 1.1V
  72. reference via I2S into the RNG entropy input.
  73. Note: I2S requires the PLL to be running, so the call to rtc_set_cpu_freq(CPU_80M)
  74. in early bootloader startup must have been made.
  75. */
  76. #if CONFIG_IDF_TARGET_ESP32
  77. SET_PERI_REG_BITS(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_DTEST_RTC, 2, RTC_CNTL_DTEST_RTC_S);
  78. SET_PERI_REG_MASK(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_ENT_RTC);
  79. SET_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_SAR2_EN_TEST);
  80. #ifdef BOOTLOADER_BUILD
  81. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, DPORT_I2S0_CLK_EN);
  82. #else
  83. periph_module_enable(PERIPH_I2S0_MODULE);
  84. #endif // BOOTLOADER_BUILD
  85. CLEAR_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_ULP_CP_FORCE_START_TOP);
  86. CLEAR_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_ULP_CP_START_TOP);
  87. #elif CONFIG_IDF_TARGET_ESP32S2
  88. /* Disable IO1 digital function for random function. */
  89. PIN_INPUT_DISABLE(PERIPHS_IO_MUX_GPIO1_U);
  90. PIN_PULLDWN_DIS(PERIPHS_IO_MUX_GPIO1_U);
  91. PIN_PULLUP_DIS(PERIPHS_IO_MUX_GPIO1_U);
  92. WRITE_PERI_REG(APB_SARADC_SAR1_PATT_TAB1_REG, 0xFFFFFFFF);
  93. SET_PERI_REG_MASK(SENS_SAR_MEAS2_CTRL1_REG, SENS_SAR2_EN_TEST);
  94. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, DPORT_I2S0_CLK_EN);
  95. CLEAR_PERI_REG_MASK(RTC_CNTL_ULP_CP_CTRL_REG, RTC_CNTL_ULP_CP_FORCE_START_TOP);
  96. CLEAR_PERI_REG_MASK(RTC_CNTL_ULP_CP_CTRL_REG, RTC_CNTL_ULP_CP_START_TOP);
  97. #endif
  98. // Test pattern configuration byte 0xAD:
  99. //--[7:4] channel_sel: 10-->en_test
  100. //--[3:2] bit_width : 3-->12bit
  101. //--[1:0] atten : 1-->3dB attenuation
  102. #if CONFIG_IDF_TARGET_ESP32
  103. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB1_REG, 0xADADADAD);
  104. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB2_REG, 0xADADADAD);
  105. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB3_REG, 0xADADADAD);
  106. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB4_REG, 0xADADADAD);
  107. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 3, SENS_FORCE_XPD_SAR_S);
  108. SET_PERI_REG_MASK(SENS_SAR_READ_CTRL_REG, SENS_SAR1_DIG_FORCE);
  109. SET_PERI_REG_MASK(SENS_SAR_READ_CTRL2_REG, SENS_SAR2_DIG_FORCE);
  110. #elif CONFIG_IDF_TARGET_ESP32S2
  111. WRITE_PERI_REG(APB_SARADC_SAR2_PATT_TAB1_REG, 0xADADADAD);
  112. WRITE_PERI_REG(APB_SARADC_SAR2_PATT_TAB2_REG, 0xADADADAD);
  113. WRITE_PERI_REG(APB_SARADC_SAR2_PATT_TAB3_REG, 0xADADADAD);
  114. WRITE_PERI_REG(APB_SARADC_SAR2_PATT_TAB4_REG, 0xADADADAD);
  115. SET_PERI_REG_BITS(SENS_SAR_POWER_XPD_SAR_REG, SENS_FORCE_XPD_SAR, 3, SENS_FORCE_XPD_SAR_S);
  116. SET_PERI_REG_MASK(SENS_SAR_MEAS1_MUX_REG, SENS_SAR1_DIG_FORCE);
  117. #endif
  118. #if CONFIG_IDF_TARGET_ESP32
  119. SET_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR2_MUX);
  120. SET_PERI_REG_BITS(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR_CLK_DIV, 4, SYSCON_SARADC_SAR_CLK_DIV_S);
  121. SET_PERI_REG_BITS(SYSCON_SARADC_FSM_REG, SYSCON_SARADC_RSTB_WAIT, 8, SYSCON_SARADC_RSTB_WAIT_S); /* was 1 */
  122. SET_PERI_REG_BITS(SYSCON_SARADC_FSM_REG, SYSCON_SARADC_START_WAIT, 10, SYSCON_SARADC_START_WAIT_S);
  123. SET_PERI_REG_BITS(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_WORK_MODE, 0, SYSCON_SARADC_WORK_MODE_S);
  124. SET_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR_SEL);
  125. CLEAR_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_DATA_SAR_SEL);
  126. SET_PERI_REG_BITS(I2S_SAMPLE_RATE_CONF_REG(0), I2S_RX_BCK_DIV_NUM, 20, I2S_RX_BCK_DIV_NUM_S);
  127. SET_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_DATA_TO_I2S);
  128. #elif CONFIG_IDF_TARGET_ESP32S2
  129. SET_PERI_REG_BITS(APB_SARADC_CTRL_REG, APB_SARADC_SAR_CLK_DIV, 4, APB_SARADC_SAR_CLK_DIV_S);
  130. SET_PERI_REG_BITS(APB_SARADC_FSM_REG, APB_SARADC_RSTB_WAIT, 8, APB_SARADC_RSTB_WAIT_S); /* was 1 */
  131. SET_PERI_REG_BITS(APB_SARADC_CTRL_REG, APB_SARADC_WORK_MODE, 0, APB_SARADC_WORK_MODE_S);
  132. SET_PERI_REG_MASK(APB_SARADC_CTRL_REG, APB_SARADC_SAR_SEL);
  133. CLEAR_PERI_REG_MASK(APB_SARADC_CTRL_REG, APB_SARADC_DATA_SAR_SEL);
  134. SET_PERI_REG_BITS(I2S_SAMPLE_RATE_CONF_REG(0), I2S_RX_BCK_DIV_NUM, 20, I2S_RX_BCK_DIV_NUM_S);
  135. SET_PERI_REG_MASK(APB_SARADC_CTRL_REG, APB_SARADC_DATA_TO_I2S);
  136. #endif
  137. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_CAMERA_EN);
  138. SET_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_LCD_EN);
  139. SET_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE);
  140. SET_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE_TEST_EN);
  141. SET_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_START);
  142. }
  143. void bootloader_random_disable(void)
  144. {
  145. /* Reset some i2s configuration (possibly redundant as we reset entire
  146. I2S peripheral further down). */
  147. CLEAR_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_START);
  148. SET_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_RESET);
  149. CLEAR_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_RESET);
  150. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_CAMERA_EN);
  151. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_LCD_EN);
  152. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE_TEST_EN);
  153. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE);
  154. /* Disable i2s clock */
  155. #ifdef BOOTLOADER_BUILD
  156. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, DPORT_I2S0_CLK_EN);
  157. #else
  158. periph_module_disable(PERIPH_I2S0_MODULE);
  159. #endif // BOOTLOADER_BUILD
  160. /* Restore SYSCON mode registers */
  161. #if CONFIG_IDF_TARGET_ESP32
  162. CLEAR_PERI_REG_MASK(SENS_SAR_READ_CTRL_REG, SENS_SAR1_DIG_FORCE);
  163. CLEAR_PERI_REG_MASK(SENS_SAR_READ_CTRL2_REG, SENS_SAR2_DIG_FORCE);
  164. #elif CONFIG_IDF_TARGET_ESP32S2
  165. CLEAR_PERI_REG_MASK(SENS_SAR_MEAS1_MUX_REG, SENS_SAR1_DIG_FORCE);
  166. #endif
  167. #if CONFIG_IDF_TARGET_ESP32
  168. /* Restore SAR ADC mode */
  169. CLEAR_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_SAR2_EN_TEST);
  170. CLEAR_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR2_MUX
  171. | SYSCON_SARADC_SAR_SEL | SYSCON_SARADC_DATA_TO_I2S);
  172. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S);
  173. #elif CONFIG_IDF_TARGET_ESP32S2
  174. CLEAR_PERI_REG_MASK(SENS_SAR_MEAS2_CTRL1_REG, SENS_SAR2_EN_TEST);
  175. CLEAR_PERI_REG_MASK(APB_SARADC_CTRL_REG, APB_SARADC_SAR_SEL | APB_SARADC_DATA_TO_I2S);
  176. SET_PERI_REG_BITS(SENS_SAR_POWER_XPD_SAR_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S);
  177. #endif
  178. #if CONFIG_IDF_TARGET_ESP32
  179. SET_PERI_REG_BITS(SYSCON_SARADC_FSM_REG, SYSCON_SARADC_START_WAIT, 8, SYSCON_SARADC_START_WAIT_S);
  180. #endif
  181. /* Reset i2s peripheral */
  182. #ifdef BOOTLOADER_BUILD
  183. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_RST_EN_REG, DPORT_I2S0_RST);
  184. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERIP_RST_EN_REG, DPORT_I2S0_RST);
  185. #else
  186. periph_module_reset(PERIPH_I2S0_MODULE);
  187. #endif
  188. #if CONFIG_IDF_TARGET_ESP32
  189. /* Disable pull supply voltage to SAR ADC */
  190. CLEAR_PERI_REG_MASK(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_ENT_RTC);
  191. SET_PERI_REG_BITS(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_DTEST_RTC, 0, RTC_CNTL_DTEST_RTC_S);
  192. #endif
  193. }