uart.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591
  1. // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <string.h>
  14. #include "esp_types.h"
  15. #include "esp_attr.h"
  16. #include "esp_intr.h"
  17. #include "esp_intr_alloc.h"
  18. #include "esp_log.h"
  19. #include "esp_err.h"
  20. #include "esp_clk.h"
  21. #include "malloc.h"
  22. #include "freertos/FreeRTOS.h"
  23. #include "freertos/semphr.h"
  24. #include "freertos/xtensa_api.h"
  25. #include "freertos/task.h"
  26. #include "freertos/ringbuf.h"
  27. #include "soc/dport_reg.h"
  28. #include "soc/uart_struct.h"
  29. #include "driver/uart.h"
  30. #include "driver/gpio.h"
  31. #include "driver/uart_select.h"
  32. #define XOFF (char)0x13
  33. #define XON (char)0x11
  34. static const char* UART_TAG = "uart";
  35. #define UART_CHECK(a, str, ret_val) \
  36. if (!(a)) { \
  37. ESP_LOGE(UART_TAG,"%s(%d): %s", __FUNCTION__, __LINE__, str); \
  38. return (ret_val); \
  39. }
  40. #define UART_EMPTY_THRESH_DEFAULT (10)
  41. #define UART_FULL_THRESH_DEFAULT (120)
  42. #define UART_TOUT_THRESH_DEFAULT (10)
  43. #define UART_CLKDIV_FRAG_BIT_WIDTH (3)
  44. #define UART_TOUT_REF_FACTOR_DEFAULT (UART_CLK_FREQ/(REF_CLK_FREQ<<UART_CLKDIV_FRAG_BIT_WIDTH))
  45. #define UART_TX_IDLE_NUM_DEFAULT (0)
  46. #define UART_PATTERN_DET_QLEN_DEFAULT (10)
  47. #define UART_MIN_WAKEUP_THRESH (2)
  48. #define UART_ENTER_CRITICAL_ISR(mux) portENTER_CRITICAL_ISR(mux)
  49. #define UART_EXIT_CRITICAL_ISR(mux) portEXIT_CRITICAL_ISR(mux)
  50. #define UART_ENTER_CRITICAL(mux) portENTER_CRITICAL(mux)
  51. #define UART_EXIT_CRITICAL(mux) portEXIT_CRITICAL(mux)
  52. // Check actual UART mode set
  53. #define UART_IS_MODE_SET(uart_number, mode) ((p_uart_obj[uart_number]->uart_mode == mode))
  54. typedef struct {
  55. uart_event_type_t type; /*!< UART TX data type */
  56. struct {
  57. int brk_len;
  58. size_t size;
  59. uint8_t data[0];
  60. } tx_data;
  61. } uart_tx_data_t;
  62. typedef struct {
  63. int wr;
  64. int rd;
  65. int len;
  66. int* data;
  67. } uart_pat_rb_t;
  68. typedef struct {
  69. uart_port_t uart_num; /*!< UART port number*/
  70. int queue_size; /*!< UART event queue size*/
  71. QueueHandle_t xQueueUart; /*!< UART queue handler*/
  72. intr_handle_t intr_handle; /*!< UART interrupt handle*/
  73. uart_mode_t uart_mode; /*!< UART controller actual mode set by uart_set_mode() */
  74. bool coll_det_flg; /*!< UART collision detection flag */
  75. //rx parameters
  76. int rx_buffered_len; /*!< UART cached data length */
  77. SemaphoreHandle_t rx_mux; /*!< UART RX data mutex*/
  78. int rx_buf_size; /*!< RX ring buffer size */
  79. RingbufHandle_t rx_ring_buf; /*!< RX ring buffer handler*/
  80. bool rx_buffer_full_flg; /*!< RX ring buffer full flag. */
  81. int rx_cur_remain; /*!< Data number that waiting to be read out in ring buffer item*/
  82. uint8_t* rx_ptr; /*!< pointer to the current data in ring buffer*/
  83. uint8_t* rx_head_ptr; /*!< pointer to the head of RX item*/
  84. uint8_t rx_data_buf[UART_FIFO_LEN]; /*!< Data buffer to stash FIFO data*/
  85. uint8_t rx_stash_len; /*!< stashed data length.(When using flow control, after reading out FIFO data, if we fail to push to buffer, we can just stash them.) */
  86. uart_pat_rb_t rx_pattern_pos;
  87. //tx parameters
  88. SemaphoreHandle_t tx_fifo_sem; /*!< UART TX FIFO semaphore*/
  89. SemaphoreHandle_t tx_mux; /*!< UART TX mutex*/
  90. SemaphoreHandle_t tx_done_sem; /*!< UART TX done semaphore*/
  91. SemaphoreHandle_t tx_brk_sem; /*!< UART TX send break done semaphore*/
  92. int tx_buf_size; /*!< TX ring buffer size */
  93. RingbufHandle_t tx_ring_buf; /*!< TX ring buffer handler*/
  94. bool tx_waiting_fifo; /*!< this flag indicates that some task is waiting for FIFO empty interrupt, used to send all data without any data buffer*/
  95. uint8_t* tx_ptr; /*!< TX data pointer to push to FIFO in TX buffer mode*/
  96. uart_tx_data_t* tx_head; /*!< TX data pointer to head of the current buffer in TX ring buffer*/
  97. uint32_t tx_len_tot; /*!< Total length of current item in ring buffer*/
  98. uint32_t tx_len_cur;
  99. uint8_t tx_brk_flg; /*!< Flag to indicate to send a break signal in the end of the item sending procedure */
  100. uint8_t tx_brk_len; /*!< TX break signal cycle length/number */
  101. uint8_t tx_waiting_brk; /*!< Flag to indicate that TX FIFO is ready to send break signal after FIFO is empty, do not push data into TX FIFO right now.*/
  102. uart_select_notif_callback_t uart_select_notif_callback; /*!< Notification about select() events */
  103. } uart_obj_t;
  104. static uart_obj_t *p_uart_obj[UART_NUM_MAX] = {0};
  105. /* DRAM_ATTR is required to avoid UART array placed in flash, due to accessed from ISR */
  106. static DRAM_ATTR uart_dev_t* const UART[UART_NUM_MAX] = {&UART0, &UART1, &UART2};
  107. static portMUX_TYPE uart_spinlock[UART_NUM_MAX] = {portMUX_INITIALIZER_UNLOCKED, portMUX_INITIALIZER_UNLOCKED, portMUX_INITIALIZER_UNLOCKED};
  108. static portMUX_TYPE uart_selectlock = portMUX_INITIALIZER_UNLOCKED;
  109. esp_err_t uart_set_word_length(uart_port_t uart_num, uart_word_length_t data_bit)
  110. {
  111. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  112. UART_CHECK((data_bit < UART_DATA_BITS_MAX), "data bit error", ESP_FAIL);
  113. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  114. UART[uart_num]->conf0.bit_num = data_bit;
  115. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  116. return ESP_OK;
  117. }
  118. esp_err_t uart_get_word_length(uart_port_t uart_num, uart_word_length_t* data_bit)
  119. {
  120. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  121. *(data_bit) = UART[uart_num]->conf0.bit_num;
  122. return ESP_OK;
  123. }
  124. esp_err_t uart_set_stop_bits(uart_port_t uart_num, uart_stop_bits_t stop_bit)
  125. {
  126. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  127. UART_CHECK((stop_bit < UART_STOP_BITS_MAX), "stop bit error", ESP_FAIL);
  128. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  129. //workaround for hardware bug, when uart stop bit set as 2-bit mode.
  130. if (stop_bit == UART_STOP_BITS_2) {
  131. stop_bit = UART_STOP_BITS_1;
  132. UART[uart_num]->rs485_conf.dl1_en = 1;
  133. } else {
  134. UART[uart_num]->rs485_conf.dl1_en = 0;
  135. }
  136. UART[uart_num]->conf0.stop_bit_num = stop_bit;
  137. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  138. return ESP_OK;
  139. }
  140. esp_err_t uart_get_stop_bits(uart_port_t uart_num, uart_stop_bits_t* stop_bit)
  141. {
  142. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  143. //workaround for hardware bug, when uart stop bit set as 2-bit mode.
  144. if (UART[uart_num]->rs485_conf.dl1_en == 1 && UART[uart_num]->conf0.stop_bit_num == UART_STOP_BITS_1) {
  145. (*stop_bit) = UART_STOP_BITS_2;
  146. } else {
  147. (*stop_bit) = UART[uart_num]->conf0.stop_bit_num;
  148. }
  149. return ESP_OK;
  150. }
  151. esp_err_t uart_set_parity(uart_port_t uart_num, uart_parity_t parity_mode)
  152. {
  153. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  154. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  155. UART[uart_num]->conf0.parity = parity_mode & 0x1;
  156. UART[uart_num]->conf0.parity_en = (parity_mode >> 1) & 0x1;
  157. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  158. return ESP_OK;
  159. }
  160. esp_err_t uart_get_parity(uart_port_t uart_num, uart_parity_t* parity_mode)
  161. {
  162. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  163. int val = UART[uart_num]->conf0.val;
  164. if(val & UART_PARITY_EN_M) {
  165. if(val & UART_PARITY_M) {
  166. (*parity_mode) = UART_PARITY_ODD;
  167. } else {
  168. (*parity_mode) = UART_PARITY_EVEN;
  169. }
  170. } else {
  171. (*parity_mode) = UART_PARITY_DISABLE;
  172. }
  173. return ESP_OK;
  174. }
  175. esp_err_t uart_set_baudrate(uart_port_t uart_num, uint32_t baud_rate)
  176. {
  177. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  178. esp_err_t ret = ESP_OK;
  179. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  180. int uart_clk_freq;
  181. if (UART[uart_num]->conf0.tick_ref_always_on == 0) {
  182. /* this UART has been configured to use REF_TICK */
  183. uart_clk_freq = REF_CLK_FREQ;
  184. } else {
  185. uart_clk_freq = esp_clk_apb_freq();
  186. }
  187. uint32_t clk_div = (((uart_clk_freq) << 4) / baud_rate);
  188. if (clk_div < 16) {
  189. /* baud rate is too high for this clock frequency */
  190. ret = ESP_ERR_INVALID_ARG;
  191. } else {
  192. UART[uart_num]->clk_div.div_int = clk_div >> 4;
  193. UART[uart_num]->clk_div.div_frag = clk_div & 0xf;
  194. }
  195. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  196. return ret;
  197. }
  198. esp_err_t uart_get_baudrate(uart_port_t uart_num, uint32_t* baudrate)
  199. {
  200. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  201. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  202. uint32_t clk_div = (UART[uart_num]->clk_div.div_int << 4) | UART[uart_num]->clk_div.div_frag;
  203. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  204. uint32_t uart_clk_freq = esp_clk_apb_freq();
  205. if(UART[uart_num]->conf0.tick_ref_always_on == 0) {
  206. uart_clk_freq = REF_CLK_FREQ;
  207. }
  208. (*baudrate) = ((uart_clk_freq) << 4) / clk_div;
  209. return ESP_OK;
  210. }
  211. esp_err_t uart_set_line_inverse(uart_port_t uart_num, uint32_t inverse_mask)
  212. {
  213. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  214. UART_CHECK((((inverse_mask & ~UART_LINE_INV_MASK) == 0) || (inverse_mask == 0)), "inverse_mask error", ESP_FAIL);
  215. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  216. CLEAR_PERI_REG_MASK(UART_CONF0_REG(uart_num), UART_LINE_INV_MASK);
  217. SET_PERI_REG_MASK(UART_CONF0_REG(uart_num), inverse_mask);
  218. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  219. return ESP_OK;
  220. }
  221. esp_err_t uart_set_sw_flow_ctrl(uart_port_t uart_num, bool enable, uint8_t rx_thresh_xon, uint8_t rx_thresh_xoff)
  222. {
  223. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  224. UART_CHECK((rx_thresh_xon < UART_FIFO_LEN), "rx flow xon thresh error", ESP_FAIL);
  225. UART_CHECK((rx_thresh_xoff < UART_FIFO_LEN), "rx flow xon thresh error", ESP_FAIL);
  226. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  227. UART[uart_num]->flow_conf.sw_flow_con_en = enable? 1:0;
  228. UART[uart_num]->flow_conf.xonoff_del = enable?1:0;
  229. UART[uart_num]->swfc_conf.xon_threshold = rx_thresh_xon;
  230. UART[uart_num]->swfc_conf.xoff_threshold = rx_thresh_xoff;
  231. UART[uart_num]->swfc_conf.xon_char = XON;
  232. UART[uart_num]->swfc_conf.xoff_char = XOFF;
  233. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  234. return ESP_OK;
  235. }
  236. //only when UART_HW_FLOWCTRL_RTS is set , will the rx_thresh value be set.
  237. esp_err_t uart_set_hw_flow_ctrl(uart_port_t uart_num, uart_hw_flowcontrol_t flow_ctrl, uint8_t rx_thresh)
  238. {
  239. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  240. UART_CHECK((rx_thresh < UART_FIFO_LEN), "rx flow thresh error", ESP_FAIL);
  241. UART_CHECK((flow_ctrl < UART_HW_FLOWCTRL_MAX), "hw_flowctrl mode error", ESP_FAIL);
  242. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  243. if(flow_ctrl & UART_HW_FLOWCTRL_RTS) {
  244. UART[uart_num]->conf1.rx_flow_thrhd = rx_thresh;
  245. UART[uart_num]->conf1.rx_flow_en = 1;
  246. } else {
  247. UART[uart_num]->conf1.rx_flow_en = 0;
  248. }
  249. if(flow_ctrl & UART_HW_FLOWCTRL_CTS) {
  250. UART[uart_num]->conf0.tx_flow_en = 1;
  251. } else {
  252. UART[uart_num]->conf0.tx_flow_en = 0;
  253. }
  254. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  255. return ESP_OK;
  256. }
  257. esp_err_t uart_get_hw_flow_ctrl(uart_port_t uart_num, uart_hw_flowcontrol_t* flow_ctrl)
  258. {
  259. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  260. uart_hw_flowcontrol_t val = UART_HW_FLOWCTRL_DISABLE;
  261. if(UART[uart_num]->conf1.rx_flow_en) {
  262. val |= UART_HW_FLOWCTRL_RTS;
  263. }
  264. if(UART[uart_num]->conf0.tx_flow_en) {
  265. val |= UART_HW_FLOWCTRL_CTS;
  266. }
  267. (*flow_ctrl) = val;
  268. return ESP_OK;
  269. }
  270. static esp_err_t uart_reset_rx_fifo(uart_port_t uart_num)
  271. {
  272. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  273. //Due to hardware issue, we can not use fifo_rst to reset uart fifo.
  274. //See description about UART_TXFIFO_RST and UART_RXFIFO_RST in <<esp32_technical_reference_manual>> v2.6 or later.
  275. // we read the data out and make `fifo_len == 0 && rd_addr == wr_addr`.
  276. while(UART[uart_num]->status.rxfifo_cnt != 0 || (UART[uart_num]->mem_rx_status.wr_addr != UART[uart_num]->mem_rx_status.rd_addr)) {
  277. READ_PERI_REG(UART_FIFO_REG(uart_num));
  278. }
  279. return ESP_OK;
  280. }
  281. esp_err_t uart_clear_intr_status(uart_port_t uart_num, uint32_t clr_mask)
  282. {
  283. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  284. //intr_clr register is write-only
  285. UART[uart_num]->int_clr.val = clr_mask;
  286. return ESP_OK;
  287. }
  288. esp_err_t uart_enable_intr_mask(uart_port_t uart_num, uint32_t enable_mask)
  289. {
  290. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  291. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  292. SET_PERI_REG_MASK(UART_INT_CLR_REG(uart_num), enable_mask);
  293. SET_PERI_REG_MASK(UART_INT_ENA_REG(uart_num), enable_mask);
  294. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  295. return ESP_OK;
  296. }
  297. esp_err_t uart_disable_intr_mask(uart_port_t uart_num, uint32_t disable_mask)
  298. {
  299. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  300. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  301. CLEAR_PERI_REG_MASK(UART_INT_ENA_REG(uart_num), disable_mask);
  302. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  303. return ESP_OK;
  304. }
  305. static void uart_disable_intr_mask_from_isr(uart_port_t uart_num, uint32_t disable_mask)
  306. {
  307. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  308. CLEAR_PERI_REG_MASK(UART_INT_ENA_REG(uart_num), disable_mask);
  309. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  310. }
  311. static void uart_enable_intr_mask_from_isr(uart_port_t uart_num, uint32_t enable_mask)
  312. {
  313. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  314. SET_PERI_REG_MASK(UART_INT_CLR_REG(uart_num), enable_mask);
  315. SET_PERI_REG_MASK(UART_INT_ENA_REG(uart_num), enable_mask);
  316. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  317. }
  318. static esp_err_t uart_pattern_link_free(uart_port_t uart_num)
  319. {
  320. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  321. if (p_uart_obj[uart_num]->rx_pattern_pos.data != NULL) {
  322. int* pdata = p_uart_obj[uart_num]->rx_pattern_pos.data;
  323. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  324. p_uart_obj[uart_num]->rx_pattern_pos.data = NULL;
  325. p_uart_obj[uart_num]->rx_pattern_pos.wr = 0;
  326. p_uart_obj[uart_num]->rx_pattern_pos.rd = 0;
  327. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  328. free(pdata);
  329. }
  330. return ESP_OK;
  331. }
  332. static esp_err_t uart_pattern_enqueue(uart_port_t uart_num, int pos)
  333. {
  334. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  335. esp_err_t ret = ESP_OK;
  336. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  337. uart_pat_rb_t* p_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  338. int next = p_pos->wr + 1;
  339. if (next >= p_pos->len) {
  340. next = 0;
  341. }
  342. if (next == p_pos->rd) {
  343. ESP_EARLY_LOGW(UART_TAG, "Fail to enqueue pattern position, pattern queue is full.");
  344. ret = ESP_FAIL;
  345. } else {
  346. p_pos->data[p_pos->wr] = pos;
  347. p_pos->wr = next;
  348. ret = ESP_OK;
  349. }
  350. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  351. return ret;
  352. }
  353. static esp_err_t uart_pattern_dequeue(uart_port_t uart_num)
  354. {
  355. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  356. if(p_uart_obj[uart_num]->rx_pattern_pos.data == NULL) {
  357. return ESP_ERR_INVALID_STATE;
  358. } else {
  359. esp_err_t ret = ESP_OK;
  360. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  361. uart_pat_rb_t* p_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  362. if (p_pos->rd == p_pos->wr) {
  363. ret = ESP_FAIL;
  364. } else {
  365. p_pos->rd++;
  366. }
  367. if (p_pos->rd >= p_pos->len) {
  368. p_pos->rd = 0;
  369. }
  370. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  371. return ret;
  372. }
  373. }
  374. static esp_err_t uart_pattern_queue_update(uart_port_t uart_num, int diff_len)
  375. {
  376. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  377. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  378. uart_pat_rb_t* p_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  379. int rd = p_pos->rd;
  380. while(rd != p_pos->wr) {
  381. p_pos->data[rd] -= diff_len;
  382. int rd_rec = rd;
  383. rd ++;
  384. if (rd >= p_pos->len) {
  385. rd = 0;
  386. }
  387. if (p_pos->data[rd_rec] < 0) {
  388. p_pos->rd = rd;
  389. }
  390. }
  391. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  392. return ESP_OK;
  393. }
  394. int uart_pattern_pop_pos(uart_port_t uart_num)
  395. {
  396. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  397. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  398. uart_pat_rb_t* pat_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  399. int pos = -1;
  400. if (pat_pos != NULL && pat_pos->rd != pat_pos->wr) {
  401. pos = pat_pos->data[pat_pos->rd];
  402. uart_pattern_dequeue(uart_num);
  403. }
  404. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  405. return pos;
  406. }
  407. int uart_pattern_get_pos(uart_port_t uart_num)
  408. {
  409. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  410. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  411. uart_pat_rb_t* pat_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  412. int pos = -1;
  413. if (pat_pos != NULL && pat_pos->rd != pat_pos->wr) {
  414. pos = pat_pos->data[pat_pos->rd];
  415. }
  416. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  417. return pos;
  418. }
  419. esp_err_t uart_pattern_queue_reset(uart_port_t uart_num, int queue_length)
  420. {
  421. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  422. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_ERR_INVALID_STATE);
  423. int* pdata = (int*) malloc(queue_length * sizeof(int));
  424. if(pdata == NULL) {
  425. return ESP_ERR_NO_MEM;
  426. }
  427. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  428. int* ptmp = p_uart_obj[uart_num]->rx_pattern_pos.data;
  429. p_uart_obj[uart_num]->rx_pattern_pos.data = pdata;
  430. p_uart_obj[uart_num]->rx_pattern_pos.len = queue_length;
  431. p_uart_obj[uart_num]->rx_pattern_pos.rd = 0;
  432. p_uart_obj[uart_num]->rx_pattern_pos.wr = 0;
  433. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  434. free(ptmp);
  435. return ESP_OK;
  436. }
  437. esp_err_t uart_enable_pattern_det_intr(uart_port_t uart_num, char pattern_chr, uint8_t chr_num, int chr_tout, int post_idle, int pre_idle)
  438. {
  439. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  440. UART_CHECK(chr_tout >= 0 && chr_tout <= UART_RX_GAP_TOUT_V, "uart pattern set error\n", ESP_FAIL);
  441. UART_CHECK(post_idle >= 0 && post_idle <= UART_POST_IDLE_NUM_V, "uart pattern set error\n", ESP_FAIL);
  442. UART_CHECK(pre_idle >= 0 && pre_idle <= UART_PRE_IDLE_NUM_V, "uart pattern set error\n", ESP_FAIL);
  443. UART[uart_num]->at_cmd_char.data = pattern_chr;
  444. UART[uart_num]->at_cmd_char.char_num = chr_num;
  445. UART[uart_num]->at_cmd_gaptout.rx_gap_tout = chr_tout;
  446. UART[uart_num]->at_cmd_postcnt.post_idle_num = post_idle;
  447. UART[uart_num]->at_cmd_precnt.pre_idle_num = pre_idle;
  448. return uart_enable_intr_mask(uart_num, UART_AT_CMD_CHAR_DET_INT_ENA_M);
  449. }
  450. esp_err_t uart_disable_pattern_det_intr(uart_port_t uart_num)
  451. {
  452. return uart_disable_intr_mask(uart_num, UART_AT_CMD_CHAR_DET_INT_ENA_M);
  453. }
  454. esp_err_t uart_enable_rx_intr(uart_port_t uart_num)
  455. {
  456. return uart_enable_intr_mask(uart_num, UART_RXFIFO_FULL_INT_ENA|UART_RXFIFO_TOUT_INT_ENA);
  457. }
  458. esp_err_t uart_disable_rx_intr(uart_port_t uart_num)
  459. {
  460. return uart_disable_intr_mask(uart_num, UART_RXFIFO_FULL_INT_ENA|UART_RXFIFO_TOUT_INT_ENA);
  461. }
  462. esp_err_t uart_disable_tx_intr(uart_port_t uart_num)
  463. {
  464. return uart_disable_intr_mask(uart_num, UART_TXFIFO_EMPTY_INT_ENA);
  465. }
  466. esp_err_t uart_enable_tx_intr(uart_port_t uart_num, int enable, int thresh)
  467. {
  468. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  469. UART_CHECK((thresh < UART_FIFO_LEN), "empty intr threshold error", ESP_FAIL);
  470. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  471. UART[uart_num]->int_clr.txfifo_empty = 1;
  472. UART[uart_num]->conf1.txfifo_empty_thrhd = thresh & UART_TXFIFO_EMPTY_THRHD_V;
  473. UART[uart_num]->int_ena.txfifo_empty = enable & 0x1;
  474. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  475. return ESP_OK;
  476. }
  477. esp_err_t uart_isr_register(uart_port_t uart_num, void (*fn)(void*), void * arg, int intr_alloc_flags, uart_isr_handle_t *handle)
  478. {
  479. int ret;
  480. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  481. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  482. switch(uart_num) {
  483. case UART_NUM_1:
  484. ret=esp_intr_alloc(ETS_UART1_INTR_SOURCE, intr_alloc_flags, fn, arg, handle);
  485. break;
  486. case UART_NUM_2:
  487. ret=esp_intr_alloc(ETS_UART2_INTR_SOURCE, intr_alloc_flags, fn, arg, handle);
  488. break;
  489. case UART_NUM_0:
  490. default:
  491. ret=esp_intr_alloc(ETS_UART0_INTR_SOURCE, intr_alloc_flags, fn, arg, handle);
  492. break;
  493. }
  494. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  495. return ret;
  496. }
  497. esp_err_t uart_isr_free(uart_port_t uart_num)
  498. {
  499. esp_err_t ret;
  500. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  501. if (p_uart_obj[uart_num]->intr_handle==NULL) return ESP_ERR_INVALID_ARG;
  502. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  503. ret=esp_intr_free(p_uart_obj[uart_num]->intr_handle);
  504. p_uart_obj[uart_num]->intr_handle=NULL;
  505. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  506. return ret;
  507. }
  508. //internal signal can be output to multiple GPIO pads
  509. //only one GPIO pad can connect with input signal
  510. esp_err_t uart_set_pin(uart_port_t uart_num, int tx_io_num, int rx_io_num, int rts_io_num, int cts_io_num)
  511. {
  512. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  513. UART_CHECK((tx_io_num < 0 || (GPIO_IS_VALID_OUTPUT_GPIO(tx_io_num))), "tx_io_num error", ESP_FAIL);
  514. UART_CHECK((rx_io_num < 0 || (GPIO_IS_VALID_GPIO(rx_io_num))), "rx_io_num error", ESP_FAIL);
  515. UART_CHECK((rts_io_num < 0 || (GPIO_IS_VALID_OUTPUT_GPIO(rts_io_num))), "rts_io_num error", ESP_FAIL);
  516. UART_CHECK((cts_io_num < 0 || (GPIO_IS_VALID_GPIO(cts_io_num))), "cts_io_num error", ESP_FAIL);
  517. int tx_sig, rx_sig, rts_sig, cts_sig;
  518. switch(uart_num) {
  519. case UART_NUM_0:
  520. tx_sig = U0TXD_OUT_IDX;
  521. rx_sig = U0RXD_IN_IDX;
  522. rts_sig = U0RTS_OUT_IDX;
  523. cts_sig = U0CTS_IN_IDX;
  524. break;
  525. case UART_NUM_1:
  526. tx_sig = U1TXD_OUT_IDX;
  527. rx_sig = U1RXD_IN_IDX;
  528. rts_sig = U1RTS_OUT_IDX;
  529. cts_sig = U1CTS_IN_IDX;
  530. break;
  531. case UART_NUM_2:
  532. tx_sig = U2TXD_OUT_IDX;
  533. rx_sig = U2RXD_IN_IDX;
  534. rts_sig = U2RTS_OUT_IDX;
  535. cts_sig = U2CTS_IN_IDX;
  536. break;
  537. case UART_NUM_MAX:
  538. default:
  539. tx_sig = U0TXD_OUT_IDX;
  540. rx_sig = U0RXD_IN_IDX;
  541. rts_sig = U0RTS_OUT_IDX;
  542. cts_sig = U0CTS_IN_IDX;
  543. break;
  544. }
  545. if(tx_io_num >= 0) {
  546. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[tx_io_num], PIN_FUNC_GPIO);
  547. gpio_set_level(tx_io_num, 1);
  548. gpio_matrix_out(tx_io_num, tx_sig, 0, 0);
  549. }
  550. if(rx_io_num >= 0) {
  551. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[rx_io_num], PIN_FUNC_GPIO);
  552. gpio_set_pull_mode(rx_io_num, GPIO_PULLUP_ONLY);
  553. gpio_set_direction(rx_io_num, GPIO_MODE_INPUT);
  554. gpio_matrix_in(rx_io_num, rx_sig, 0);
  555. }
  556. if(rts_io_num >= 0) {
  557. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[rts_io_num], PIN_FUNC_GPIO);
  558. gpio_set_direction(rts_io_num, GPIO_MODE_OUTPUT);
  559. gpio_matrix_out(rts_io_num, rts_sig, 0, 0);
  560. }
  561. if(cts_io_num >= 0) {
  562. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[cts_io_num], PIN_FUNC_GPIO);
  563. gpio_set_pull_mode(cts_io_num, GPIO_PULLUP_ONLY);
  564. gpio_set_direction(cts_io_num, GPIO_MODE_INPUT);
  565. gpio_matrix_in(cts_io_num, cts_sig, 0);
  566. }
  567. return ESP_OK;
  568. }
  569. esp_err_t uart_set_rts(uart_port_t uart_num, int level)
  570. {
  571. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  572. UART_CHECK((UART[uart_num]->conf1.rx_flow_en != 1), "disable hw flowctrl before using sw control", ESP_FAIL);
  573. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  574. UART[uart_num]->conf0.sw_rts = level & 0x1;
  575. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  576. return ESP_OK;
  577. }
  578. esp_err_t uart_set_dtr(uart_port_t uart_num, int level)
  579. {
  580. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  581. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  582. UART[uart_num]->conf0.sw_dtr = level & 0x1;
  583. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  584. return ESP_OK;
  585. }
  586. esp_err_t uart_set_tx_idle_num(uart_port_t uart_num, uint16_t idle_num)
  587. {
  588. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  589. UART_CHECK((idle_num <= UART_TX_IDLE_NUM_V), "uart idle num error", ESP_FAIL);
  590. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  591. UART[uart_num]->idle_conf.tx_idle_num = idle_num;
  592. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  593. return ESP_OK;
  594. }
  595. static periph_module_t get_periph_module(uart_port_t uart_num)
  596. {
  597. periph_module_t periph_module = PERIPH_UART0_MODULE;
  598. if (uart_num == UART_NUM_0) {
  599. periph_module = PERIPH_UART0_MODULE;
  600. } else if (uart_num == UART_NUM_1) {
  601. periph_module = PERIPH_UART1_MODULE;
  602. } else if (uart_num == UART_NUM_2) {
  603. periph_module = PERIPH_UART2_MODULE;
  604. } else {
  605. assert(0 && "uart_num error");
  606. }
  607. return periph_module;
  608. }
  609. esp_err_t uart_param_config(uart_port_t uart_num, const uart_config_t *uart_config)
  610. {
  611. esp_err_t r;
  612. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  613. UART_CHECK((uart_config), "param null", ESP_FAIL);
  614. periph_module_t periph_module = get_periph_module(uart_num);
  615. if (uart_num != CONFIG_CONSOLE_UART_NUM) {
  616. periph_module_reset(periph_module);
  617. }
  618. periph_module_enable(periph_module);
  619. r = uart_set_hw_flow_ctrl(uart_num, uart_config->flow_ctrl, uart_config->rx_flow_ctrl_thresh);
  620. if (r != ESP_OK) return r;
  621. UART[uart_num]->conf0.val =
  622. (uart_config->parity << UART_PARITY_S)
  623. | (uart_config->data_bits << UART_BIT_NUM_S)
  624. | ((uart_config->flow_ctrl & UART_HW_FLOWCTRL_CTS) ? UART_TX_FLOW_EN : 0x0)
  625. | (uart_config->use_ref_tick ? 0 : UART_TICK_REF_ALWAYS_ON_M);
  626. r = uart_set_baudrate(uart_num, uart_config->baud_rate);
  627. if (r != ESP_OK) return r;
  628. r = uart_set_tx_idle_num(uart_num, UART_TX_IDLE_NUM_DEFAULT);
  629. if (r != ESP_OK) return r;
  630. r = uart_set_stop_bits(uart_num, uart_config->stop_bits);
  631. //A hardware reset does not reset the fifo,
  632. //so we need to reset the fifo manually.
  633. uart_reset_rx_fifo(uart_num);
  634. return r;
  635. }
  636. esp_err_t uart_intr_config(uart_port_t uart_num, const uart_intr_config_t *intr_conf)
  637. {
  638. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  639. UART_CHECK((intr_conf), "param null", ESP_FAIL);
  640. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  641. UART[uart_num]->int_clr.val = UART_INTR_MASK;
  642. if(intr_conf->intr_enable_mask & UART_RXFIFO_TOUT_INT_ENA_M) {
  643. //Hardware issue workaround: when using ref_tick, the rx timeout threshold needs increase to 10 times.
  644. //T_ref = T_apb * APB_CLK/(REF_TICK << CLKDIV_FRAG_BIT_WIDTH)
  645. if(UART[uart_num]->conf0.tick_ref_always_on == 0) {
  646. UART[uart_num]->conf1.rx_tout_thrhd = (intr_conf->rx_timeout_thresh * UART_TOUT_REF_FACTOR_DEFAULT);
  647. } else {
  648. UART[uart_num]->conf1.rx_tout_thrhd = intr_conf->rx_timeout_thresh;
  649. }
  650. UART[uart_num]->conf1.rx_tout_en = 1;
  651. } else {
  652. UART[uart_num]->conf1.rx_tout_en = 0;
  653. }
  654. if(intr_conf->intr_enable_mask & UART_RXFIFO_FULL_INT_ENA_M) {
  655. UART[uart_num]->conf1.rxfifo_full_thrhd = intr_conf->rxfifo_full_thresh;
  656. }
  657. if(intr_conf->intr_enable_mask & UART_TXFIFO_EMPTY_INT_ENA_M) {
  658. UART[uart_num]->conf1.txfifo_empty_thrhd = intr_conf->txfifo_empty_intr_thresh;
  659. }
  660. UART[uart_num]->int_ena.val = intr_conf->intr_enable_mask;
  661. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  662. return ESP_OK;
  663. }
  664. static int uart_find_pattern_from_last(uint8_t* buf, int length, uint8_t pat_chr, int pat_num)
  665. {
  666. int cnt = 0;
  667. int len = length;
  668. while (len >= 0) {
  669. if (buf[len] == pat_chr) {
  670. cnt++;
  671. } else {
  672. cnt = 0;
  673. }
  674. if (cnt >= pat_num) {
  675. break;
  676. }
  677. len --;
  678. }
  679. return len;
  680. }
  681. //internal isr handler for default driver code.
  682. static void uart_rx_intr_handler_default(void *param)
  683. {
  684. uart_obj_t *p_uart = (uart_obj_t*) param;
  685. uint8_t uart_num = p_uart->uart_num;
  686. uart_dev_t* uart_reg = UART[uart_num];
  687. int rx_fifo_len = 0;
  688. uint8_t buf_idx = 0;
  689. uint32_t uart_intr_status = 0;
  690. uart_event_t uart_event;
  691. portBASE_TYPE HPTaskAwoken = 0;
  692. static uint8_t pat_flg = 0;
  693. while(1) {
  694. uart_intr_status = uart_reg->int_st.val;
  695. // The `continue statement` may cause the interrupt to loop infinitely
  696. // we exit the interrupt here
  697. if(uart_intr_status == 0) {
  698. break;
  699. }
  700. uart_event.type = UART_EVENT_MAX;
  701. if(uart_intr_status & UART_TXFIFO_EMPTY_INT_ST_M) {
  702. uart_clear_intr_status(uart_num, UART_TXFIFO_EMPTY_INT_CLR_M);
  703. uart_disable_intr_mask_from_isr(uart_num, UART_TXFIFO_EMPTY_INT_ENA_M);
  704. if(p_uart->tx_waiting_brk) {
  705. continue;
  706. }
  707. //TX semaphore will only be used when tx_buf_size is zero.
  708. if(p_uart->tx_waiting_fifo == true && p_uart->tx_buf_size == 0) {
  709. p_uart->tx_waiting_fifo = false;
  710. xSemaphoreGiveFromISR(p_uart->tx_fifo_sem, &HPTaskAwoken);
  711. } else {
  712. //We don't use TX ring buffer, because the size is zero.
  713. if(p_uart->tx_buf_size == 0) {
  714. continue;
  715. }
  716. int tx_fifo_rem = UART_FIFO_LEN - uart_reg->status.txfifo_cnt;
  717. bool en_tx_flg = false;
  718. //We need to put a loop here, in case all the buffer items are very short.
  719. //That would cause a watch_dog reset because empty interrupt happens so often.
  720. //Although this is a loop in ISR, this loop will execute at most 128 turns.
  721. while(tx_fifo_rem) {
  722. if(p_uart->tx_len_tot == 0 || p_uart->tx_ptr == NULL || p_uart->tx_len_cur == 0) {
  723. size_t size;
  724. p_uart->tx_head = (uart_tx_data_t*) xRingbufferReceiveFromISR(p_uart->tx_ring_buf, &size);
  725. if(p_uart->tx_head) {
  726. //The first item is the data description
  727. //Get the first item to get the data information
  728. if(p_uart->tx_len_tot == 0) {
  729. p_uart->tx_ptr = NULL;
  730. p_uart->tx_len_tot = p_uart->tx_head->tx_data.size;
  731. if(p_uart->tx_head->type == UART_DATA_BREAK) {
  732. p_uart->tx_brk_flg = 1;
  733. p_uart->tx_brk_len = p_uart->tx_head->tx_data.brk_len;
  734. }
  735. //We have saved the data description from the 1st item, return buffer.
  736. vRingbufferReturnItemFromISR(p_uart->tx_ring_buf, p_uart->tx_head, &HPTaskAwoken);
  737. }else if(p_uart->tx_ptr == NULL) {
  738. //Update the TX item pointer, we will need this to return item to buffer.
  739. p_uart->tx_ptr = (uint8_t*) p_uart->tx_head;
  740. en_tx_flg = true;
  741. p_uart->tx_len_cur = size;
  742. }
  743. }
  744. else {
  745. //Can not get data from ring buffer, return;
  746. break;
  747. }
  748. }
  749. if (p_uart->tx_len_tot > 0 && p_uart->tx_ptr && p_uart->tx_len_cur > 0) {
  750. //To fill the TX FIFO.
  751. int send_len = p_uart->tx_len_cur > tx_fifo_rem ? tx_fifo_rem : p_uart->tx_len_cur;
  752. // Set RS485 RTS pin before transmission if the half duplex mode is enabled
  753. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)) {
  754. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  755. uart_reg->conf0.sw_rts = 0;
  756. uart_reg->int_ena.tx_done = 1;
  757. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  758. }
  759. for (buf_idx = 0; buf_idx < send_len; buf_idx++) {
  760. WRITE_PERI_REG(UART_FIFO_AHB_REG(uart_num),
  761. *(p_uart->tx_ptr++) & 0xff);
  762. }
  763. p_uart->tx_len_tot -= send_len;
  764. p_uart->tx_len_cur -= send_len;
  765. tx_fifo_rem -= send_len;
  766. if (p_uart->tx_len_cur == 0) {
  767. //Return item to ring buffer.
  768. vRingbufferReturnItemFromISR(p_uart->tx_ring_buf, p_uart->tx_head, &HPTaskAwoken);
  769. p_uart->tx_head = NULL;
  770. p_uart->tx_ptr = NULL;
  771. //Sending item done, now we need to send break if there is a record.
  772. //Set TX break signal after FIFO is empty
  773. if(p_uart->tx_len_tot == 0 && p_uart->tx_brk_flg == 1) {
  774. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  775. uart_reg->int_ena.tx_brk_done = 0;
  776. uart_reg->idle_conf.tx_brk_num = p_uart->tx_brk_len;
  777. uart_reg->conf0.txd_brk = 1;
  778. uart_reg->int_clr.tx_brk_done = 1;
  779. uart_reg->int_ena.tx_brk_done = 1;
  780. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  781. p_uart->tx_waiting_brk = 1;
  782. //do not enable TX empty interrupt
  783. en_tx_flg = false;
  784. } else {
  785. //enable TX empty interrupt
  786. en_tx_flg = true;
  787. }
  788. } else {
  789. //enable TX empty interrupt
  790. en_tx_flg = true;
  791. }
  792. }
  793. }
  794. if (en_tx_flg) {
  795. uart_clear_intr_status(uart_num, UART_TXFIFO_EMPTY_INT_CLR_M);
  796. uart_enable_intr_mask_from_isr(uart_num, UART_TXFIFO_EMPTY_INT_ENA_M);
  797. }
  798. }
  799. }
  800. else if ((uart_intr_status & UART_RXFIFO_TOUT_INT_ST_M)
  801. || (uart_intr_status & UART_RXFIFO_FULL_INT_ST_M)
  802. || (uart_intr_status & UART_AT_CMD_CHAR_DET_INT_ST_M)
  803. ) {
  804. rx_fifo_len = uart_reg->status.rxfifo_cnt;
  805. if(pat_flg == 1) {
  806. uart_intr_status |= UART_AT_CMD_CHAR_DET_INT_ST_M;
  807. pat_flg = 0;
  808. }
  809. if (p_uart->rx_buffer_full_flg == false) {
  810. //We have to read out all data in RX FIFO to clear the interrupt signal
  811. for(buf_idx = 0; buf_idx < rx_fifo_len; buf_idx++) {
  812. p_uart->rx_data_buf[buf_idx] = uart_reg->fifo.rw_byte;
  813. }
  814. uint8_t pat_chr = uart_reg->at_cmd_char.data;
  815. int pat_num = uart_reg->at_cmd_char.char_num;
  816. int pat_idx = -1;
  817. //Get the buffer from the FIFO
  818. if (uart_intr_status & UART_AT_CMD_CHAR_DET_INT_ST_M) {
  819. uart_clear_intr_status(uart_num, UART_AT_CMD_CHAR_DET_INT_CLR_M);
  820. uart_event.type = UART_PATTERN_DET;
  821. uart_event.size = rx_fifo_len;
  822. pat_idx = uart_find_pattern_from_last(p_uart->rx_data_buf, rx_fifo_len - 1, pat_chr, pat_num);
  823. } else {
  824. //After Copying the Data From FIFO ,Clear intr_status
  825. uart_clear_intr_status(uart_num, UART_RXFIFO_TOUT_INT_CLR_M | UART_RXFIFO_FULL_INT_CLR_M);
  826. uart_event.type = UART_DATA;
  827. uart_event.size = rx_fifo_len;
  828. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  829. if (p_uart->uart_select_notif_callback) {
  830. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_READ_NOTIF, &HPTaskAwoken);
  831. }
  832. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  833. }
  834. p_uart->rx_stash_len = rx_fifo_len;
  835. //If we fail to push data to ring buffer, we will have to stash the data, and send next time.
  836. //Mainly for applications that uses flow control or small ring buffer.
  837. if(pdFALSE == xRingbufferSendFromISR(p_uart->rx_ring_buf, p_uart->rx_data_buf, p_uart->rx_stash_len, &HPTaskAwoken)) {
  838. p_uart->rx_buffer_full_flg = true;
  839. uart_disable_intr_mask_from_isr(uart_num, UART_RXFIFO_TOUT_INT_ENA_M | UART_RXFIFO_FULL_INT_ENA_M);
  840. if (uart_event.type == UART_PATTERN_DET) {
  841. if (rx_fifo_len < pat_num) {
  842. //some of the characters are read out in last interrupt
  843. uart_pattern_enqueue(uart_num, p_uart->rx_buffered_len - (pat_num - rx_fifo_len));
  844. } else {
  845. uart_pattern_enqueue(uart_num,
  846. pat_idx <= -1 ?
  847. //can not find the pattern in buffer,
  848. p_uart->rx_buffered_len + p_uart->rx_stash_len :
  849. // find the pattern in buffer
  850. p_uart->rx_buffered_len + pat_idx);
  851. }
  852. if ((p_uart->xQueueUart != NULL) && (pdFALSE == xQueueSendFromISR(p_uart->xQueueUart, (void * )&uart_event, &HPTaskAwoken))) {
  853. ESP_EARLY_LOGV(UART_TAG, "UART event queue full");
  854. }
  855. }
  856. uart_event.type = UART_BUFFER_FULL;
  857. } else {
  858. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  859. if (uart_intr_status & UART_AT_CMD_CHAR_DET_INT_ST_M) {
  860. if (rx_fifo_len < pat_num) {
  861. //some of the characters are read out in last interrupt
  862. uart_pattern_enqueue(uart_num, p_uart->rx_buffered_len - (pat_num - rx_fifo_len));
  863. } else if(pat_idx >= 0) {
  864. // find pattern in statsh buffer.
  865. uart_pattern_enqueue(uart_num, p_uart->rx_buffered_len + pat_idx);
  866. }
  867. }
  868. p_uart->rx_buffered_len += p_uart->rx_stash_len;
  869. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  870. }
  871. } else {
  872. uart_disable_intr_mask_from_isr(uart_num, UART_RXFIFO_FULL_INT_ENA_M | UART_RXFIFO_TOUT_INT_ENA_M);
  873. uart_clear_intr_status(uart_num, UART_RXFIFO_FULL_INT_CLR_M | UART_RXFIFO_TOUT_INT_CLR_M);
  874. if(uart_intr_status & UART_AT_CMD_CHAR_DET_INT_ST_M) {
  875. uart_reg->int_clr.at_cmd_char_det = 1;
  876. uart_event.type = UART_PATTERN_DET;
  877. uart_event.size = rx_fifo_len;
  878. pat_flg = 1;
  879. }
  880. }
  881. } else if(uart_intr_status & UART_RXFIFO_OVF_INT_ST_M) {
  882. // When fifo overflows, we reset the fifo.
  883. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  884. uart_reset_rx_fifo(uart_num);
  885. uart_reg->int_clr.rxfifo_ovf = 1;
  886. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  887. uart_event.type = UART_FIFO_OVF;
  888. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  889. if (p_uart->uart_select_notif_callback) {
  890. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_ERROR_NOTIF, &HPTaskAwoken);
  891. }
  892. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  893. } else if(uart_intr_status & UART_BRK_DET_INT_ST_M) {
  894. uart_reg->int_clr.brk_det = 1;
  895. uart_event.type = UART_BREAK;
  896. } else if(uart_intr_status & UART_FRM_ERR_INT_ST_M) {
  897. uart_reg->int_clr.frm_err = 1;
  898. uart_event.type = UART_FRAME_ERR;
  899. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  900. if (p_uart->uart_select_notif_callback) {
  901. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_ERROR_NOTIF, &HPTaskAwoken);
  902. }
  903. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  904. } else if(uart_intr_status & UART_PARITY_ERR_INT_ST_M) {
  905. uart_reg->int_clr.parity_err = 1;
  906. uart_event.type = UART_PARITY_ERR;
  907. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  908. if (p_uart->uart_select_notif_callback) {
  909. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_ERROR_NOTIF, &HPTaskAwoken);
  910. }
  911. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  912. } else if(uart_intr_status & UART_TX_BRK_DONE_INT_ST_M) {
  913. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  914. uart_reg->conf0.txd_brk = 0;
  915. uart_reg->int_ena.tx_brk_done = 0;
  916. uart_reg->int_clr.tx_brk_done = 1;
  917. if(p_uart->tx_brk_flg == 1) {
  918. uart_reg->int_ena.txfifo_empty = 1;
  919. }
  920. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  921. if(p_uart->tx_brk_flg == 1) {
  922. p_uart->tx_brk_flg = 0;
  923. p_uart->tx_waiting_brk = 0;
  924. } else {
  925. xSemaphoreGiveFromISR(p_uart->tx_brk_sem, &HPTaskAwoken);
  926. }
  927. } else if(uart_intr_status & UART_TX_BRK_IDLE_DONE_INT_ST_M) {
  928. uart_disable_intr_mask_from_isr(uart_num, UART_TX_BRK_IDLE_DONE_INT_ENA_M);
  929. uart_clear_intr_status(uart_num, UART_TX_BRK_IDLE_DONE_INT_CLR_M);
  930. } else if(uart_intr_status & UART_AT_CMD_CHAR_DET_INT_ST_M) {
  931. uart_reg->int_clr.at_cmd_char_det = 1;
  932. uart_event.type = UART_PATTERN_DET;
  933. } else if ((uart_intr_status & UART_RS485_CLASH_INT_ST_M)
  934. || (uart_intr_status & UART_RS485_FRM_ERR_INT_ENA)
  935. || (uart_intr_status & UART_RS485_PARITY_ERR_INT_ENA)) {
  936. // RS485 collision or frame error interrupt triggered
  937. uart_clear_intr_status(uart_num, UART_RS485_CLASH_INT_CLR_M);
  938. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  939. uart_reset_rx_fifo(uart_num);
  940. // Set collision detection flag
  941. p_uart_obj[uart_num]->coll_det_flg = true;
  942. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  943. uart_event.type = UART_EVENT_MAX;
  944. } else if(uart_intr_status & UART_TX_DONE_INT_ST_M) {
  945. uart_disable_intr_mask_from_isr(uart_num, UART_TX_DONE_INT_ENA_M);
  946. uart_clear_intr_status(uart_num, UART_TX_DONE_INT_CLR_M);
  947. // If RS485 half duplex mode is enable then reset FIFO and
  948. // reset RTS pin to start receiver driver
  949. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)) {
  950. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  951. uart_reset_rx_fifo(uart_num); // Allows to avoid hardware issue with the RXFIFO reset
  952. uart_reg->conf0.sw_rts = 1;
  953. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  954. }
  955. xSemaphoreGiveFromISR(p_uart_obj[uart_num]->tx_done_sem, &HPTaskAwoken);
  956. } else {
  957. uart_reg->int_clr.val = uart_intr_status; /*simply clear all other intr status*/
  958. uart_event.type = UART_EVENT_MAX;
  959. }
  960. if(uart_event.type != UART_EVENT_MAX && p_uart->xQueueUart) {
  961. if (pdFALSE == xQueueSendFromISR(p_uart->xQueueUart, (void * )&uart_event, &HPTaskAwoken)) {
  962. ESP_EARLY_LOGV(UART_TAG, "UART event queue full");
  963. }
  964. }
  965. }
  966. if(HPTaskAwoken == pdTRUE) {
  967. portYIELD_FROM_ISR();
  968. }
  969. }
  970. /**************************************************************/
  971. esp_err_t uart_wait_tx_done(uart_port_t uart_num, TickType_t ticks_to_wait)
  972. {
  973. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  974. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  975. BaseType_t res;
  976. portTickType ticks_start = xTaskGetTickCount();
  977. //Take tx_mux
  978. res = xSemaphoreTake(p_uart_obj[uart_num]->tx_mux, (portTickType)ticks_to_wait);
  979. if(res == pdFALSE) {
  980. return ESP_ERR_TIMEOUT;
  981. }
  982. xSemaphoreTake(p_uart_obj[uart_num]->tx_done_sem, 0);
  983. typeof(UART0.status) status = UART[uart_num]->status;
  984. //Wait txfifo_cnt = 0, and the transmitter state machine is in idle state.
  985. if(status.txfifo_cnt == 0 && status.st_utx_out == 0) {
  986. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  987. return ESP_OK;
  988. }
  989. uart_enable_intr_mask(uart_num, UART_TX_DONE_INT_ENA_M);
  990. TickType_t ticks_end = xTaskGetTickCount();
  991. if (ticks_end - ticks_start > ticks_to_wait) {
  992. ticks_to_wait = 0;
  993. } else {
  994. ticks_to_wait = ticks_to_wait - (ticks_end - ticks_start);
  995. }
  996. //take 2nd tx_done_sem, wait given from ISR
  997. res = xSemaphoreTake(p_uart_obj[uart_num]->tx_done_sem, (portTickType)ticks_to_wait);
  998. if(res == pdFALSE) {
  999. uart_disable_intr_mask(uart_num, UART_TX_DONE_INT_ENA_M);
  1000. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1001. return ESP_ERR_TIMEOUT;
  1002. }
  1003. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1004. return ESP_OK;
  1005. }
  1006. static esp_err_t uart_set_break(uart_port_t uart_num, int break_num)
  1007. {
  1008. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1009. UART[uart_num]->idle_conf.tx_brk_num = break_num;
  1010. UART[uart_num]->conf0.txd_brk = 1;
  1011. UART[uart_num]->int_clr.tx_brk_done = 1;
  1012. UART[uart_num]->int_ena.tx_brk_done = 1;
  1013. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1014. return ESP_OK;
  1015. }
  1016. //Fill UART tx_fifo and return a number,
  1017. //This function by itself is not thread-safe, always call from within a muxed section.
  1018. static int uart_fill_fifo(uart_port_t uart_num, const char* buffer, uint32_t len)
  1019. {
  1020. uint8_t i = 0;
  1021. uint8_t tx_fifo_cnt = UART[uart_num]->status.txfifo_cnt;
  1022. uint8_t tx_remain_fifo_cnt = (UART_FIFO_LEN - tx_fifo_cnt);
  1023. uint8_t copy_cnt = (len >= tx_remain_fifo_cnt ? tx_remain_fifo_cnt : len);
  1024. // Set the RTS pin if RS485 mode is enabled
  1025. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)) {
  1026. UART[uart_num]->conf0.sw_rts = 0;
  1027. UART[uart_num]->int_ena.tx_done = 1;
  1028. }
  1029. for (i = 0; i < copy_cnt; i++) {
  1030. WRITE_PERI_REG(UART_FIFO_AHB_REG(uart_num), buffer[i]);
  1031. }
  1032. return copy_cnt;
  1033. }
  1034. int uart_tx_chars(uart_port_t uart_num, const char* buffer, uint32_t len)
  1035. {
  1036. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", (-1));
  1037. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  1038. UART_CHECK(buffer, "buffer null", (-1));
  1039. if(len == 0) {
  1040. return 0;
  1041. }
  1042. xSemaphoreTake(p_uart_obj[uart_num]->tx_mux, (portTickType)portMAX_DELAY);
  1043. int tx_len = uart_fill_fifo(uart_num, (const char*) buffer, len);
  1044. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1045. return tx_len;
  1046. }
  1047. static int uart_tx_all(uart_port_t uart_num, const char* src, size_t size, bool brk_en, int brk_len)
  1048. {
  1049. if(size == 0) {
  1050. return 0;
  1051. }
  1052. size_t original_size = size;
  1053. //lock for uart_tx
  1054. xSemaphoreTake(p_uart_obj[uart_num]->tx_mux, (portTickType)portMAX_DELAY);
  1055. p_uart_obj[uart_num]->coll_det_flg = false;
  1056. if(p_uart_obj[uart_num]->tx_buf_size > 0) {
  1057. int max_size = xRingbufferGetMaxItemSize(p_uart_obj[uart_num]->tx_ring_buf);
  1058. int offset = 0;
  1059. uart_tx_data_t evt;
  1060. evt.tx_data.size = size;
  1061. evt.tx_data.brk_len = brk_len;
  1062. if(brk_en) {
  1063. evt.type = UART_DATA_BREAK;
  1064. } else {
  1065. evt.type = UART_DATA;
  1066. }
  1067. xRingbufferSend(p_uart_obj[uart_num]->tx_ring_buf, (void*) &evt, sizeof(uart_tx_data_t), portMAX_DELAY);
  1068. while(size > 0) {
  1069. int send_size = size > max_size / 2 ? max_size / 2 : size;
  1070. xRingbufferSend(p_uart_obj[uart_num]->tx_ring_buf, (void*) (src + offset), send_size, portMAX_DELAY);
  1071. size -= send_size;
  1072. offset += send_size;
  1073. uart_enable_tx_intr(uart_num, 1, UART_EMPTY_THRESH_DEFAULT);
  1074. }
  1075. } else {
  1076. while(size) {
  1077. //semaphore for tx_fifo available
  1078. if(pdTRUE == xSemaphoreTake(p_uart_obj[uart_num]->tx_fifo_sem, (portTickType)portMAX_DELAY)) {
  1079. size_t sent = uart_fill_fifo(uart_num, (char*) src, size);
  1080. if(sent < size) {
  1081. p_uart_obj[uart_num]->tx_waiting_fifo = true;
  1082. uart_enable_tx_intr(uart_num, 1, UART_EMPTY_THRESH_DEFAULT);
  1083. }
  1084. size -= sent;
  1085. src += sent;
  1086. }
  1087. }
  1088. if(brk_en) {
  1089. uart_set_break(uart_num, brk_len);
  1090. xSemaphoreTake(p_uart_obj[uart_num]->tx_brk_sem, (portTickType)portMAX_DELAY);
  1091. }
  1092. xSemaphoreGive(p_uart_obj[uart_num]->tx_fifo_sem);
  1093. }
  1094. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1095. return original_size;
  1096. }
  1097. int uart_write_bytes(uart_port_t uart_num, const char* src, size_t size)
  1098. {
  1099. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", (-1));
  1100. UART_CHECK((p_uart_obj[uart_num] != NULL), "uart driver error", (-1));
  1101. UART_CHECK(src, "buffer null", (-1));
  1102. return uart_tx_all(uart_num, src, size, 0, 0);
  1103. }
  1104. int uart_write_bytes_with_break(uart_port_t uart_num, const char* src, size_t size, int brk_len)
  1105. {
  1106. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", (-1));
  1107. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  1108. UART_CHECK((size > 0), "uart size error", (-1));
  1109. UART_CHECK((src), "uart data null", (-1));
  1110. UART_CHECK((brk_len > 0 && brk_len < 256), "break_num error", (-1));
  1111. return uart_tx_all(uart_num, src, size, 1, brk_len);
  1112. }
  1113. static bool uart_check_buf_full(uart_port_t uart_num)
  1114. {
  1115. if(p_uart_obj[uart_num]->rx_buffer_full_flg) {
  1116. BaseType_t res = xRingbufferSend(p_uart_obj[uart_num]->rx_ring_buf, p_uart_obj[uart_num]->rx_data_buf, p_uart_obj[uart_num]->rx_stash_len, 1);
  1117. if(res == pdTRUE) {
  1118. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1119. p_uart_obj[uart_num]->rx_buffered_len += p_uart_obj[uart_num]->rx_stash_len;
  1120. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1121. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1122. uart_enable_rx_intr(p_uart_obj[uart_num]->uart_num);
  1123. return true;
  1124. }
  1125. }
  1126. return false;
  1127. }
  1128. int uart_read_bytes(uart_port_t uart_num, uint8_t* buf, uint32_t length, TickType_t ticks_to_wait)
  1129. {
  1130. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", (-1));
  1131. UART_CHECK((buf), "uart data null", (-1));
  1132. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  1133. uint8_t* data = NULL;
  1134. size_t size;
  1135. size_t copy_len = 0;
  1136. int len_tmp;
  1137. if(xSemaphoreTake(p_uart_obj[uart_num]->rx_mux,(portTickType)ticks_to_wait) != pdTRUE) {
  1138. return -1;
  1139. }
  1140. while(length) {
  1141. if(p_uart_obj[uart_num]->rx_cur_remain == 0) {
  1142. data = (uint8_t*) xRingbufferReceive(p_uart_obj[uart_num]->rx_ring_buf, &size, (portTickType) ticks_to_wait);
  1143. if(data) {
  1144. p_uart_obj[uart_num]->rx_head_ptr = data;
  1145. p_uart_obj[uart_num]->rx_ptr = data;
  1146. p_uart_obj[uart_num]->rx_cur_remain = size;
  1147. } else {
  1148. //When using dual cores, `rx_buffer_full_flg` may read and write on different cores at same time,
  1149. //which may lose synchronization. So we also need to call `uart_check_buf_full` once when ringbuffer is empty
  1150. //to solve the possible asynchronous issues.
  1151. if(uart_check_buf_full(uart_num)) {
  1152. //This condition will never be true if `uart_read_bytes`
  1153. //and `uart_rx_intr_handler_default` are scheduled on the same core.
  1154. continue;
  1155. } else {
  1156. xSemaphoreGive(p_uart_obj[uart_num]->rx_mux);
  1157. return copy_len;
  1158. }
  1159. }
  1160. }
  1161. if(p_uart_obj[uart_num]->rx_cur_remain > length) {
  1162. len_tmp = length;
  1163. } else {
  1164. len_tmp = p_uart_obj[uart_num]->rx_cur_remain;
  1165. }
  1166. memcpy(buf + copy_len, p_uart_obj[uart_num]->rx_ptr, len_tmp);
  1167. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1168. p_uart_obj[uart_num]->rx_buffered_len -= len_tmp;
  1169. uart_pattern_queue_update(uart_num, len_tmp);
  1170. p_uart_obj[uart_num]->rx_ptr += len_tmp;
  1171. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1172. p_uart_obj[uart_num]->rx_cur_remain -= len_tmp;
  1173. copy_len += len_tmp;
  1174. length -= len_tmp;
  1175. if(p_uart_obj[uart_num]->rx_cur_remain == 0) {
  1176. vRingbufferReturnItem(p_uart_obj[uart_num]->rx_ring_buf, p_uart_obj[uart_num]->rx_head_ptr);
  1177. p_uart_obj[uart_num]->rx_head_ptr = NULL;
  1178. p_uart_obj[uart_num]->rx_ptr = NULL;
  1179. uart_check_buf_full(uart_num);
  1180. }
  1181. }
  1182. xSemaphoreGive(p_uart_obj[uart_num]->rx_mux);
  1183. return copy_len;
  1184. }
  1185. esp_err_t uart_get_buffered_data_len(uart_port_t uart_num, size_t* size)
  1186. {
  1187. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  1188. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  1189. *size = p_uart_obj[uart_num]->rx_buffered_len;
  1190. return ESP_OK;
  1191. }
  1192. esp_err_t uart_flush(uart_port_t uart_num) __attribute__((alias("uart_flush_input")));
  1193. esp_err_t uart_flush_input(uart_port_t uart_num)
  1194. {
  1195. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  1196. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  1197. uart_obj_t* p_uart = p_uart_obj[uart_num];
  1198. uint8_t* data;
  1199. size_t size;
  1200. //rx sem protect the ring buffer read related functions
  1201. xSemaphoreTake(p_uart->rx_mux, (portTickType)portMAX_DELAY);
  1202. uart_disable_rx_intr(p_uart_obj[uart_num]->uart_num);
  1203. while(true) {
  1204. if(p_uart->rx_head_ptr) {
  1205. vRingbufferReturnItem(p_uart->rx_ring_buf, p_uart->rx_head_ptr);
  1206. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1207. p_uart_obj[uart_num]->rx_buffered_len -= p_uart->rx_cur_remain;
  1208. uart_pattern_queue_update(uart_num, p_uart->rx_cur_remain);
  1209. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1210. p_uart->rx_ptr = NULL;
  1211. p_uart->rx_cur_remain = 0;
  1212. p_uart->rx_head_ptr = NULL;
  1213. }
  1214. data = (uint8_t*) xRingbufferReceive(p_uart->rx_ring_buf, &size, (portTickType) 0);
  1215. if(data == NULL) {
  1216. if( p_uart_obj[uart_num]->rx_buffered_len != 0 ) {
  1217. ESP_LOGE(UART_TAG, "rx_buffered_len error");
  1218. p_uart_obj[uart_num]->rx_buffered_len = 0;
  1219. }
  1220. //We also need to clear the `rx_buffer_full_flg` here.
  1221. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1222. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1223. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1224. break;
  1225. }
  1226. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1227. p_uart_obj[uart_num]->rx_buffered_len -= size;
  1228. uart_pattern_queue_update(uart_num, size);
  1229. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1230. vRingbufferReturnItem(p_uart->rx_ring_buf, data);
  1231. if(p_uart_obj[uart_num]->rx_buffer_full_flg) {
  1232. BaseType_t res = xRingbufferSend(p_uart_obj[uart_num]->rx_ring_buf, p_uart_obj[uart_num]->rx_data_buf, p_uart_obj[uart_num]->rx_stash_len, 1);
  1233. if(res == pdTRUE) {
  1234. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1235. p_uart_obj[uart_num]->rx_buffered_len += p_uart_obj[uart_num]->rx_stash_len;
  1236. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1237. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1238. }
  1239. }
  1240. }
  1241. p_uart->rx_ptr = NULL;
  1242. p_uart->rx_cur_remain = 0;
  1243. p_uart->rx_head_ptr = NULL;
  1244. uart_reset_rx_fifo(uart_num);
  1245. uart_enable_rx_intr(p_uart_obj[uart_num]->uart_num);
  1246. xSemaphoreGive(p_uart->rx_mux);
  1247. return ESP_OK;
  1248. }
  1249. esp_err_t uart_driver_install(uart_port_t uart_num, int rx_buffer_size, int tx_buffer_size, int queue_size, QueueHandle_t *uart_queue, int intr_alloc_flags)
  1250. {
  1251. esp_err_t r;
  1252. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  1253. UART_CHECK((rx_buffer_size > UART_FIFO_LEN), "uart rx buffer length error(>128)", ESP_FAIL);
  1254. UART_CHECK((tx_buffer_size > UART_FIFO_LEN) || (tx_buffer_size == 0), "uart tx buffer length error(>128 or 0)", ESP_FAIL);
  1255. UART_CHECK((intr_alloc_flags & ESP_INTR_FLAG_IRAM) == 0, "ESP_INTR_FLAG_IRAM set in intr_alloc_flags", ESP_FAIL); /* uart_rx_intr_handler_default is not in IRAM */
  1256. if(p_uart_obj[uart_num] == NULL) {
  1257. p_uart_obj[uart_num] = (uart_obj_t*) calloc(1, sizeof(uart_obj_t));
  1258. if(p_uart_obj[uart_num] == NULL) {
  1259. ESP_LOGE(UART_TAG, "UART driver malloc error");
  1260. return ESP_FAIL;
  1261. }
  1262. p_uart_obj[uart_num]->uart_num = uart_num;
  1263. p_uart_obj[uart_num]->uart_mode = UART_MODE_UART;
  1264. p_uart_obj[uart_num]->coll_det_flg = false;
  1265. p_uart_obj[uart_num]->tx_fifo_sem = xSemaphoreCreateBinary();
  1266. xSemaphoreGive(p_uart_obj[uart_num]->tx_fifo_sem);
  1267. p_uart_obj[uart_num]->tx_done_sem = xSemaphoreCreateBinary();
  1268. p_uart_obj[uart_num]->tx_brk_sem = xSemaphoreCreateBinary();
  1269. p_uart_obj[uart_num]->tx_mux = xSemaphoreCreateMutex();
  1270. p_uart_obj[uart_num]->rx_mux = xSemaphoreCreateMutex();
  1271. p_uart_obj[uart_num]->queue_size = queue_size;
  1272. p_uart_obj[uart_num]->tx_ptr = NULL;
  1273. p_uart_obj[uart_num]->tx_head = NULL;
  1274. p_uart_obj[uart_num]->tx_len_tot = 0;
  1275. p_uart_obj[uart_num]->tx_brk_flg = 0;
  1276. p_uart_obj[uart_num]->tx_brk_len = 0;
  1277. p_uart_obj[uart_num]->tx_waiting_brk = 0;
  1278. p_uart_obj[uart_num]->rx_buffered_len = 0;
  1279. uart_pattern_queue_reset(uart_num, UART_PATTERN_DET_QLEN_DEFAULT);
  1280. if(uart_queue) {
  1281. p_uart_obj[uart_num]->xQueueUart = xQueueCreate(queue_size, sizeof(uart_event_t));
  1282. *uart_queue = p_uart_obj[uart_num]->xQueueUart;
  1283. ESP_LOGI(UART_TAG, "queue free spaces: %d", uxQueueSpacesAvailable(p_uart_obj[uart_num]->xQueueUart));
  1284. } else {
  1285. p_uart_obj[uart_num]->xQueueUart = NULL;
  1286. }
  1287. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1288. p_uart_obj[uart_num]->tx_waiting_fifo = false;
  1289. p_uart_obj[uart_num]->rx_ptr = NULL;
  1290. p_uart_obj[uart_num]->rx_cur_remain = 0;
  1291. p_uart_obj[uart_num]->rx_head_ptr = NULL;
  1292. p_uart_obj[uart_num]->rx_ring_buf = xRingbufferCreate(rx_buffer_size, RINGBUF_TYPE_BYTEBUF);
  1293. if(tx_buffer_size > 0) {
  1294. p_uart_obj[uart_num]->tx_ring_buf = xRingbufferCreate(tx_buffer_size, RINGBUF_TYPE_NOSPLIT);
  1295. p_uart_obj[uart_num]->tx_buf_size = tx_buffer_size;
  1296. } else {
  1297. p_uart_obj[uart_num]->tx_ring_buf = NULL;
  1298. p_uart_obj[uart_num]->tx_buf_size = 0;
  1299. }
  1300. p_uart_obj[uart_num]->uart_select_notif_callback = NULL;
  1301. } else {
  1302. ESP_LOGE(UART_TAG, "UART driver already installed");
  1303. return ESP_FAIL;
  1304. }
  1305. r=uart_isr_register(uart_num, uart_rx_intr_handler_default, p_uart_obj[uart_num], intr_alloc_flags, &p_uart_obj[uart_num]->intr_handle);
  1306. if (r!=ESP_OK) goto err;
  1307. uart_intr_config_t uart_intr = {
  1308. .intr_enable_mask = UART_RXFIFO_FULL_INT_ENA_M
  1309. | UART_RXFIFO_TOUT_INT_ENA_M
  1310. | UART_FRM_ERR_INT_ENA_M
  1311. | UART_RXFIFO_OVF_INT_ENA_M
  1312. | UART_BRK_DET_INT_ENA_M
  1313. | UART_PARITY_ERR_INT_ENA_M,
  1314. .rxfifo_full_thresh = UART_FULL_THRESH_DEFAULT,
  1315. .rx_timeout_thresh = UART_TOUT_THRESH_DEFAULT,
  1316. .txfifo_empty_intr_thresh = UART_EMPTY_THRESH_DEFAULT
  1317. };
  1318. r=uart_intr_config(uart_num, &uart_intr);
  1319. if (r!=ESP_OK) goto err;
  1320. return r;
  1321. err:
  1322. uart_driver_delete(uart_num);
  1323. return r;
  1324. }
  1325. //Make sure no other tasks are still using UART before you call this function
  1326. esp_err_t uart_driver_delete(uart_port_t uart_num)
  1327. {
  1328. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  1329. if(p_uart_obj[uart_num] == NULL) {
  1330. ESP_LOGI(UART_TAG, "ALREADY NULL");
  1331. return ESP_OK;
  1332. }
  1333. esp_intr_free(p_uart_obj[uart_num]->intr_handle);
  1334. uart_disable_rx_intr(uart_num);
  1335. uart_disable_tx_intr(uart_num);
  1336. uart_pattern_link_free(uart_num);
  1337. if(p_uart_obj[uart_num]->tx_fifo_sem) {
  1338. vSemaphoreDelete(p_uart_obj[uart_num]->tx_fifo_sem);
  1339. p_uart_obj[uart_num]->tx_fifo_sem = NULL;
  1340. }
  1341. if(p_uart_obj[uart_num]->tx_done_sem) {
  1342. vSemaphoreDelete(p_uart_obj[uart_num]->tx_done_sem);
  1343. p_uart_obj[uart_num]->tx_done_sem = NULL;
  1344. }
  1345. if(p_uart_obj[uart_num]->tx_brk_sem) {
  1346. vSemaphoreDelete(p_uart_obj[uart_num]->tx_brk_sem);
  1347. p_uart_obj[uart_num]->tx_brk_sem = NULL;
  1348. }
  1349. if(p_uart_obj[uart_num]->tx_mux) {
  1350. vSemaphoreDelete(p_uart_obj[uart_num]->tx_mux);
  1351. p_uart_obj[uart_num]->tx_mux = NULL;
  1352. }
  1353. if(p_uart_obj[uart_num]->rx_mux) {
  1354. vSemaphoreDelete(p_uart_obj[uart_num]->rx_mux);
  1355. p_uart_obj[uart_num]->rx_mux = NULL;
  1356. }
  1357. if(p_uart_obj[uart_num]->xQueueUart) {
  1358. vQueueDelete(p_uart_obj[uart_num]->xQueueUart);
  1359. p_uart_obj[uart_num]->xQueueUart = NULL;
  1360. }
  1361. if(p_uart_obj[uart_num]->rx_ring_buf) {
  1362. vRingbufferDelete(p_uart_obj[uart_num]->rx_ring_buf);
  1363. p_uart_obj[uart_num]->rx_ring_buf = NULL;
  1364. }
  1365. if(p_uart_obj[uart_num]->tx_ring_buf) {
  1366. vRingbufferDelete(p_uart_obj[uart_num]->tx_ring_buf);
  1367. p_uart_obj[uart_num]->tx_ring_buf = NULL;
  1368. }
  1369. free(p_uart_obj[uart_num]);
  1370. p_uart_obj[uart_num] = NULL;
  1371. if (uart_num != CONFIG_CONSOLE_UART_NUM) {
  1372. periph_module_t periph_module = get_periph_module(uart_num);
  1373. periph_module_disable(periph_module);
  1374. }
  1375. return ESP_OK;
  1376. }
  1377. void uart_set_select_notif_callback(uart_port_t uart_num, uart_select_notif_callback_t uart_select_notif_callback)
  1378. {
  1379. if (uart_num < UART_NUM_MAX && p_uart_obj[uart_num]) {
  1380. p_uart_obj[uart_num]->uart_select_notif_callback = (uart_select_notif_callback_t) uart_select_notif_callback;
  1381. }
  1382. }
  1383. portMUX_TYPE *uart_get_selectlock()
  1384. {
  1385. return &uart_selectlock;
  1386. }
  1387. // Set UART mode
  1388. esp_err_t uart_set_mode(uart_port_t uart_num, uart_mode_t mode)
  1389. {
  1390. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_ERR_INVALID_STATE);
  1391. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1392. if ((mode == UART_MODE_RS485_COLLISION_DETECT) || (mode == UART_MODE_RS485_APP_CTRL)
  1393. || (mode == UART_MODE_RS485_HALF_DUPLEX)) {
  1394. UART_CHECK((UART[uart_num]->conf1.rx_flow_en != 1),
  1395. "disable hw flowctrl before using RS485 mode", ESP_ERR_INVALID_ARG);
  1396. }
  1397. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1398. UART[uart_num]->rs485_conf.en = 0;
  1399. UART[uart_num]->rs485_conf.tx_rx_en = 0;
  1400. UART[uart_num]->rs485_conf.rx_busy_tx_en = 0;
  1401. UART[uart_num]->conf0.irda_en = 0;
  1402. UART[uart_num]->conf0.sw_rts = 0;
  1403. switch (mode) {
  1404. case UART_MODE_UART:
  1405. break;
  1406. case UART_MODE_RS485_COLLISION_DETECT:
  1407. // This mode allows read while transmitting that allows collision detection
  1408. p_uart_obj[uart_num]->coll_det_flg = false;
  1409. // Transmitter’s output signal loop back to the receiver’s input signal
  1410. UART[uart_num]->rs485_conf.tx_rx_en = 0 ;
  1411. // Transmitter should send data when its receiver is busy
  1412. UART[uart_num]->rs485_conf.rx_busy_tx_en = 1;
  1413. UART[uart_num]->rs485_conf.en = 1;
  1414. // Enable collision detection interrupts
  1415. uart_enable_intr_mask(uart_num, UART_RXFIFO_TOUT_INT_ENA
  1416. | UART_RXFIFO_FULL_INT_ENA
  1417. | UART_RS485_CLASH_INT_ENA
  1418. | UART_RS485_FRM_ERR_INT_ENA
  1419. | UART_RS485_PARITY_ERR_INT_ENA);
  1420. break;
  1421. case UART_MODE_RS485_APP_CTRL:
  1422. // Application software control, remove echo
  1423. UART[uart_num]->rs485_conf.rx_busy_tx_en = 1;
  1424. UART[uart_num]->rs485_conf.en = 1;
  1425. break;
  1426. case UART_MODE_RS485_HALF_DUPLEX:
  1427. // Enable receiver, sw_rts = 1 generates low level on RTS pin
  1428. UART[uart_num]->conf0.sw_rts = 1;
  1429. UART[uart_num]->rs485_conf.en = 1;
  1430. // Must be set to 0 to automatically remove echo
  1431. UART[uart_num]->rs485_conf.tx_rx_en = 0;
  1432. // This is to void collision
  1433. UART[uart_num]->rs485_conf.rx_busy_tx_en = 1;
  1434. break;
  1435. case UART_MODE_IRDA:
  1436. UART[uart_num]->conf0.irda_en = 1;
  1437. break;
  1438. default:
  1439. UART_CHECK(1, "unsupported uart mode", ESP_ERR_INVALID_ARG);
  1440. break;
  1441. }
  1442. p_uart_obj[uart_num]->uart_mode = mode;
  1443. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1444. return ESP_OK;
  1445. }
  1446. esp_err_t uart_set_rx_timeout(uart_port_t uart_num, const uint8_t tout_thresh)
  1447. {
  1448. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1449. UART_CHECK((tout_thresh < 127), "tout_thresh max value is 126", ESP_ERR_INVALID_ARG);
  1450. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1451. // The tout_thresh = 1, defines TOUT interrupt timeout equal to
  1452. // transmission time of one symbol (~11 bit) on current baudrate
  1453. if (tout_thresh > 0) {
  1454. //Hardware issue workaround: when using ref_tick, the rx timeout threshold needs increase to 10 times.
  1455. //T_ref = T_apb * APB_CLK/(REF_TICK << CLKDIV_FRAG_BIT_WIDTH)
  1456. if(UART[uart_num]->conf0.tick_ref_always_on == 0) {
  1457. UART[uart_num]->conf1.rx_tout_thrhd = tout_thresh * UART_TOUT_REF_FACTOR_DEFAULT;
  1458. } else {
  1459. UART[uart_num]->conf1.rx_tout_thrhd = tout_thresh;
  1460. }
  1461. UART[uart_num]->conf1.rx_tout_en = 1;
  1462. } else {
  1463. UART[uart_num]->conf1.rx_tout_en = 0;
  1464. }
  1465. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1466. return ESP_OK;
  1467. }
  1468. esp_err_t uart_get_collision_flag(uart_port_t uart_num, bool* collision_flag)
  1469. {
  1470. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1471. UART_CHECK((collision_flag != NULL), "wrong parameter pointer", ESP_ERR_INVALID_ARG);
  1472. UART_CHECK((UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)
  1473. || UART_IS_MODE_SET(uart_num, UART_MODE_RS485_COLLISION_DETECT)),
  1474. "wrong mode", ESP_ERR_INVALID_ARG);
  1475. *collision_flag = p_uart_obj[uart_num]->coll_det_flg;
  1476. return ESP_OK;
  1477. }
  1478. esp_err_t uart_set_wakeup_threshold(uart_port_t uart_num, int wakeup_threshold)
  1479. {
  1480. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1481. UART_CHECK((wakeup_threshold <= UART_ACTIVE_THRESHOLD_V &&
  1482. wakeup_threshold > UART_MIN_WAKEUP_THRESH),
  1483. "wakeup_threshold out of bounds", ESP_ERR_INVALID_ARG);
  1484. UART[uart_num]->sleep_conf.active_threshold = wakeup_threshold - UART_MIN_WAKEUP_THRESH;
  1485. return ESP_OK;
  1486. }
  1487. esp_err_t uart_get_wakeup_threshold(uart_port_t uart_num, int* out_wakeup_threshold)
  1488. {
  1489. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1490. UART_CHECK((out_wakeup_threshold != NULL), "argument is NULL", ESP_ERR_INVALID_ARG);
  1491. *out_wakeup_threshold = UART[uart_num]->sleep_conf.active_threshold + UART_MIN_WAKEUP_THRESH;
  1492. return ESP_OK;
  1493. }