cpu_start.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "rom/ets_sys.h"
  19. #include "rom/uart.h"
  20. #include "rom/rtc.h"
  21. #include "rom/cache.h"
  22. #include "soc/cpu.h"
  23. #include "soc/rtc.h"
  24. #include "soc/dport_reg.h"
  25. #include "soc/io_mux_reg.h"
  26. #include "soc/rtc_cntl_reg.h"
  27. #include "soc/timer_group_reg.h"
  28. #include "soc/rtc_wdt.h"
  29. #include "soc/efuse_reg.h"
  30. #include "driver/rtc_io.h"
  31. #include "freertos/FreeRTOS.h"
  32. #include "freertos/task.h"
  33. #include "freertos/semphr.h"
  34. #include "freertos/queue.h"
  35. #include "freertos/portmacro.h"
  36. #include "esp_heap_caps_init.h"
  37. #include "sdkconfig.h"
  38. #include "esp_system.h"
  39. #include "esp_spi_flash.h"
  40. #include "nvs_flash.h"
  41. #include "esp_event.h"
  42. #include "esp_spi_flash.h"
  43. #include "esp_crosscore_int.h"
  44. #include "esp_dport_access.h"
  45. #include "esp_log.h"
  46. #include "esp_vfs_dev.h"
  47. #include "esp_newlib.h"
  48. #include "esp_brownout.h"
  49. #include "esp_int_wdt.h"
  50. #include "esp_task.h"
  51. #include "esp_task_wdt.h"
  52. #include "esp_phy_init.h"
  53. #include "esp_cache_err_int.h"
  54. #include "esp_coexist_internal.h"
  55. #include "esp_panic.h"
  56. #include "esp_core_dump.h"
  57. #include "esp_app_trace.h"
  58. #include "esp_dbg_stubs.h"
  59. #include "esp_efuse.h"
  60. #include "esp_spiram.h"
  61. #include "esp_clk_internal.h"
  62. #include "esp_timer.h"
  63. #include "esp_pm.h"
  64. #include "esp_flash_encrypt.h"
  65. #include "pm_impl.h"
  66. #include "trax.h"
  67. #include "esp_ota_ops.h"
  68. #include "bootloader_flash_config.h"
  69. #define STRINGIFY(s) STRINGIFY2(s)
  70. #define STRINGIFY2(s) #s
  71. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  72. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  73. #if !CONFIG_FREERTOS_UNICORE
  74. static void IRAM_ATTR call_start_cpu1() __attribute__((noreturn));
  75. void start_cpu1(void) __attribute__((weak, alias("start_cpu1_default"))) __attribute__((noreturn));
  76. void start_cpu1_default(void) IRAM_ATTR __attribute__((noreturn));
  77. static bool app_cpu_started = false;
  78. #endif //!CONFIG_FREERTOS_UNICORE
  79. static void do_global_ctors(void);
  80. static void main_task(void* args);
  81. extern void app_main(void);
  82. extern esp_err_t esp_pthread_init(void);
  83. extern int _bss_start;
  84. extern int _bss_end;
  85. extern int _rtc_bss_start;
  86. extern int _rtc_bss_end;
  87. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  88. extern int _ext_ram_bss_start;
  89. extern int _ext_ram_bss_end;
  90. #endif
  91. extern int _init_start;
  92. extern void (*__init_array_start)(void);
  93. extern void (*__init_array_end)(void);
  94. extern volatile int port_xSchedulerRunning[2];
  95. static const char* TAG = "cpu_start";
  96. struct object { long placeholder[ 10 ]; };
  97. void __register_frame_info (const void *begin, struct object *ob);
  98. extern char __eh_frame[];
  99. //If CONFIG_SPIRAM_IGNORE_NOTFOUND is set and external RAM is not found or errors out on testing, this is set to false.
  100. static bool s_spiram_okay=true;
  101. /*
  102. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  103. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  104. */
  105. void IRAM_ATTR call_start_cpu0()
  106. {
  107. #if CONFIG_FREERTOS_UNICORE
  108. RESET_REASON rst_reas[1];
  109. #else
  110. RESET_REASON rst_reas[2];
  111. #endif
  112. cpu_configure_region_protection();
  113. cpu_init_memctl();
  114. //Move exception vectors to IRAM
  115. asm volatile (\
  116. "wsr %0, vecbase\n" \
  117. ::"r"(&_init_start));
  118. rst_reas[0] = rtc_get_reset_reason(0);
  119. #if !CONFIG_FREERTOS_UNICORE
  120. rst_reas[1] = rtc_get_reset_reason(1);
  121. #endif
  122. // from panic handler we can be reset by RWDT or TG0WDT
  123. if (rst_reas[0] == RTCWDT_SYS_RESET || rst_reas[0] == TG0WDT_SYS_RESET
  124. #if !CONFIG_FREERTOS_UNICORE
  125. || rst_reas[1] == RTCWDT_SYS_RESET || rst_reas[1] == TG0WDT_SYS_RESET
  126. #endif
  127. ) {
  128. #ifndef CONFIG_BOOTLOADER_WDT_ENABLE
  129. rtc_wdt_disable();
  130. #endif
  131. }
  132. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  133. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  134. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  135. if (rst_reas[0] != DEEPSLEEP_RESET) {
  136. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  137. }
  138. #if CONFIG_SPIRAM_BOOT_INIT
  139. esp_spiram_init_cache();
  140. if (esp_spiram_init() != ESP_OK) {
  141. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  142. ESP_EARLY_LOGE(TAG, "Failed to init external RAM, needed for external .bss segment");
  143. abort();
  144. #endif
  145. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  146. ESP_EARLY_LOGI(TAG, "Failed to init external RAM; continuing without it.");
  147. s_spiram_okay = false;
  148. #else
  149. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  150. abort();
  151. #endif
  152. }
  153. #endif
  154. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  155. if (LOG_LOCAL_LEVEL >= ESP_LOG_INFO) {
  156. const esp_app_desc_t *app_desc = esp_ota_get_app_description();
  157. ESP_EARLY_LOGI(TAG, "Application information:");
  158. #ifndef CONFIG_APP_EXCLUDE_PROJECT_NAME_VAR
  159. ESP_EARLY_LOGI(TAG, "Project name: %s", app_desc->project_name);
  160. #endif
  161. #ifndef CONFIG_APP_EXCLUDE_PROJECT_VER_VAR
  162. ESP_EARLY_LOGI(TAG, "App version: %s", app_desc->version);
  163. #endif
  164. #ifdef CONFIG_APP_SECURE_VERSION
  165. ESP_EARLY_LOGI(TAG, "Secure version: %d", app_desc->secure_version);
  166. #endif
  167. #ifdef CONFIG_APP_COMPILE_TIME_DATE
  168. ESP_EARLY_LOGI(TAG, "Compile time: %s %s", app_desc->date, app_desc->time);
  169. #endif
  170. char buf[17];
  171. esp_ota_get_app_elf_sha256(buf, sizeof(buf));
  172. ESP_EARLY_LOGI(TAG, "ELF file SHA256: %s...", buf);
  173. ESP_EARLY_LOGI(TAG, "ESP-IDF: %s", app_desc->idf_ver);
  174. }
  175. #if !CONFIG_FREERTOS_UNICORE
  176. if (REG_GET_BIT(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_VER_DIS_APP_CPU)) {
  177. ESP_EARLY_LOGE(TAG, "Running on single core chip, but application is built with dual core support.");
  178. ESP_EARLY_LOGE(TAG, "Please enable CONFIG_FREERTOS_UNICORE option in menuconfig.");
  179. abort();
  180. }
  181. ESP_EARLY_LOGI(TAG, "Starting app cpu, entry point is %p", call_start_cpu1);
  182. //Flush and enable icache for APP CPU
  183. Cache_Flush(1);
  184. Cache_Read_Enable(1);
  185. esp_cpu_unstall(1);
  186. // Enable clock and reset APP CPU. Note that OpenOCD may have already
  187. // enabled clock and taken APP CPU out of reset. In this case don't reset
  188. // APP CPU again, as that will clear the breakpoints which may have already
  189. // been set.
  190. if (!DPORT_GET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN)) {
  191. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  192. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_C_REG, DPORT_APPCPU_RUNSTALL);
  193. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  194. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  195. }
  196. ets_set_appcpu_boot_addr((uint32_t)call_start_cpu1);
  197. while (!app_cpu_started) {
  198. ets_delay_us(100);
  199. }
  200. #else
  201. ESP_EARLY_LOGI(TAG, "Single core mode");
  202. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  203. #endif
  204. #if CONFIG_SPIRAM_MEMTEST
  205. if (s_spiram_okay) {
  206. bool ext_ram_ok=esp_spiram_test();
  207. if (!ext_ram_ok) {
  208. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  209. abort();
  210. }
  211. }
  212. #endif
  213. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  214. memset(&_ext_ram_bss_start, 0, (&_ext_ram_bss_end - &_ext_ram_bss_start) * sizeof(_ext_ram_bss_start));
  215. #endif
  216. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  217. If the heap allocator is initialized first, it will put free memory linked list items into
  218. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  219. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  220. works around this problem.
  221. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  222. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  223. fail initializing it properly. */
  224. heap_caps_init();
  225. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  226. start_cpu0();
  227. }
  228. #if !CONFIG_FREERTOS_UNICORE
  229. static void wdt_reset_cpu1_info_enable(void)
  230. {
  231. DPORT_REG_SET_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_PDEBUG_ENABLE | DPORT_APP_CPU_RECORD_ENABLE);
  232. DPORT_REG_CLR_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_RECORD_ENABLE);
  233. }
  234. void IRAM_ATTR call_start_cpu1()
  235. {
  236. asm volatile (\
  237. "wsr %0, vecbase\n" \
  238. ::"r"(&_init_start));
  239. ets_set_appcpu_boot_addr(0);
  240. cpu_configure_region_protection();
  241. cpu_init_memctl();
  242. #if CONFIG_CONSOLE_UART_NONE
  243. ets_install_putc1(NULL);
  244. ets_install_putc2(NULL);
  245. #else // CONFIG_CONSOLE_UART_NONE
  246. uartAttach();
  247. ets_install_uart_printf();
  248. uart_tx_switch(CONFIG_CONSOLE_UART_NUM);
  249. #endif
  250. wdt_reset_cpu1_info_enable();
  251. ESP_EARLY_LOGI(TAG, "App cpu up.");
  252. app_cpu_started = 1;
  253. start_cpu1();
  254. }
  255. #endif //!CONFIG_FREERTOS_UNICORE
  256. static void intr_matrix_clear(void)
  257. {
  258. //Clear all the interrupt matrix register
  259. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i <= ETS_CACHE_IA_INTR_SOURCE; i++) {
  260. intr_matrix_set(0, i, ETS_INVALID_INUM);
  261. #if !CONFIG_FREERTOS_UNICORE
  262. intr_matrix_set(1, i, ETS_INVALID_INUM);
  263. #endif
  264. }
  265. }
  266. void start_cpu0_default(void)
  267. {
  268. esp_err_t err;
  269. esp_setup_syscall_table();
  270. if (s_spiram_okay) {
  271. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  272. esp_err_t r=esp_spiram_add_to_heapalloc();
  273. if (r != ESP_OK) {
  274. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  275. abort();
  276. }
  277. #if CONFIG_SPIRAM_USE_MALLOC
  278. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  279. #endif
  280. #endif
  281. }
  282. //Enable trace memory and immediately start trace.
  283. #if CONFIG_ESP32_TRAX
  284. #if CONFIG_ESP32_TRAX_TWOBANKS
  285. trax_enable(TRAX_ENA_PRO_APP);
  286. #else
  287. trax_enable(TRAX_ENA_PRO);
  288. #endif
  289. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  290. #endif
  291. esp_clk_init();
  292. esp_perip_clk_init();
  293. intr_matrix_clear();
  294. #ifndef CONFIG_CONSOLE_UART_NONE
  295. #ifdef CONFIG_PM_ENABLE
  296. const int uart_clk_freq = REF_CLK_FREQ;
  297. /* When DFS is enabled, use REFTICK as UART clock source */
  298. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  299. #else
  300. const int uart_clk_freq = APB_CLK_FREQ;
  301. #endif // CONFIG_PM_DFS_ENABLE
  302. uart_div_modify(CONFIG_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_CONSOLE_UART_BAUDRATE);
  303. #endif // CONFIG_CONSOLE_UART_NONE
  304. #if CONFIG_BROWNOUT_DET
  305. esp_brownout_init();
  306. #endif
  307. #if CONFIG_DISABLE_BASIC_ROM_CONSOLE
  308. esp_efuse_disable_basic_rom_console();
  309. #endif
  310. #ifdef CONFIG_FLASH_ENCRYPTION_DISABLE_PLAINTEXT
  311. if (esp_flash_encryption_enabled()) {
  312. esp_flash_write_protect_crypt_cnt();
  313. }
  314. #endif
  315. rtc_gpio_force_hold_dis_all();
  316. esp_vfs_dev_uart_register();
  317. esp_reent_init(_GLOBAL_REENT);
  318. #ifndef CONFIG_CONSOLE_UART_NONE
  319. const char* default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_CONSOLE_UART_NUM);
  320. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  321. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  322. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  323. #else
  324. _GLOBAL_REENT->_stdin = (FILE*) &__sf_fake_stdin;
  325. _GLOBAL_REENT->_stdout = (FILE*) &__sf_fake_stdout;
  326. _GLOBAL_REENT->_stderr = (FILE*) &__sf_fake_stderr;
  327. #endif
  328. esp_timer_init();
  329. esp_set_time_from_rtc();
  330. #if CONFIG_ESP32_APPTRACE_ENABLE
  331. err = esp_apptrace_init();
  332. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  333. #endif
  334. #if CONFIG_SYSVIEW_ENABLE
  335. SEGGER_SYSVIEW_Conf();
  336. #endif
  337. #if CONFIG_ESP32_DEBUG_STUBS_ENABLE
  338. esp_dbg_stubs_init();
  339. #endif
  340. err = esp_pthread_init();
  341. assert(err == ESP_OK && "Failed to init pthread module!");
  342. do_global_ctors();
  343. #if CONFIG_INT_WDT
  344. esp_int_wdt_init();
  345. //Initialize the interrupt watch dog for CPU0.
  346. esp_int_wdt_cpu_init();
  347. #endif
  348. esp_cache_err_int_init();
  349. esp_crosscore_int_init();
  350. #ifndef CONFIG_FREERTOS_UNICORE
  351. esp_dport_access_int_init();
  352. #endif
  353. spi_flash_init();
  354. /* init default OS-aware flash access critical section */
  355. spi_flash_guard_set(&g_flash_guard_default_ops);
  356. #ifdef CONFIG_PM_ENABLE
  357. esp_pm_impl_init();
  358. #ifdef CONFIG_PM_DFS_INIT_AUTO
  359. int xtal_freq = (int) rtc_clk_xtal_freq_get();
  360. esp_pm_config_esp32_t cfg = {
  361. .max_freq_mhz = CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ,
  362. .min_freq_mhz = xtal_freq,
  363. };
  364. esp_pm_configure(&cfg);
  365. #endif //CONFIG_PM_DFS_INIT_AUTO
  366. #endif //CONFIG_PM_ENABLE
  367. #if CONFIG_ESP32_ENABLE_COREDUMP
  368. esp_core_dump_init();
  369. size_t core_data_sz = 0;
  370. size_t core_data_addr = 0;
  371. if (esp_core_dump_image_get(&core_data_addr, &core_data_sz) == ESP_OK && core_data_sz > 0) {
  372. ESP_LOGI(TAG, "Found core dump %d bytes in flash @ 0x%x", core_data_sz, core_data_addr);
  373. }
  374. #endif
  375. #if CONFIG_SW_COEXIST_ENABLE
  376. esp_coex_adapter_register(&g_coex_adapter_funcs);
  377. coex_pre_init();
  378. #endif
  379. bootloader_flash_update_id();
  380. #if !CONFIG_SPIRAM_BOOT_INIT
  381. // Read the application binary image header. This will also decrypt the header if the image is encrypted.
  382. esp_image_header_t fhdr = {0};
  383. // This assumes that DROM is the first segment in the application binary, i.e. that we can read
  384. // the binary header through cache by accessing SOC_DROM_LOW address.
  385. memcpy(&fhdr, (void*) SOC_DROM_LOW, sizeof(fhdr));
  386. // If psram is uninitialized, we need to improve some flash configuration.
  387. bootloader_flash_clock_config(&fhdr);
  388. bootloader_flash_gpio_config(&fhdr);
  389. bootloader_flash_dummy_config(&fhdr);
  390. bootloader_flash_cs_timing_config();
  391. #endif
  392. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  393. ESP_TASK_MAIN_STACK, NULL,
  394. ESP_TASK_MAIN_PRIO, NULL, 0);
  395. assert(res == pdTRUE);
  396. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  397. vTaskStartScheduler();
  398. abort(); /* Only get to here if not enough free heap to start scheduler */
  399. }
  400. #if !CONFIG_FREERTOS_UNICORE
  401. void start_cpu1_default(void)
  402. {
  403. // Wait for FreeRTOS initialization to finish on PRO CPU
  404. while (port_xSchedulerRunning[0] == 0) {
  405. ;
  406. }
  407. #if CONFIG_ESP32_TRAX_TWOBANKS
  408. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  409. #endif
  410. #if CONFIG_ESP32_APPTRACE_ENABLE
  411. esp_err_t err = esp_apptrace_init();
  412. assert(err == ESP_OK && "Failed to init apptrace module on APP CPU!");
  413. #endif
  414. #if CONFIG_INT_WDT
  415. //Initialize the interrupt watch dog for CPU1.
  416. esp_int_wdt_cpu_init();
  417. #endif
  418. //Take care putting stuff here: if asked, FreeRTOS will happily tell you the scheduler
  419. //has started, but it isn't active *on this CPU* yet.
  420. esp_cache_err_int_init();
  421. esp_crosscore_int_init();
  422. esp_dport_access_int_init();
  423. ESP_EARLY_LOGI(TAG, "Starting scheduler on APP CPU.");
  424. xPortStartScheduler();
  425. abort(); /* Only get to here if FreeRTOS somehow very broken */
  426. }
  427. #endif //!CONFIG_FREERTOS_UNICORE
  428. #ifdef CONFIG_CXX_EXCEPTIONS
  429. size_t __cxx_eh_arena_size_get()
  430. {
  431. return CONFIG_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  432. }
  433. #endif
  434. static void do_global_ctors(void)
  435. {
  436. #ifdef CONFIG_CXX_EXCEPTIONS
  437. static struct object ob;
  438. __register_frame_info( __eh_frame, &ob );
  439. #endif
  440. void (**p)(void);
  441. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  442. (*p)();
  443. }
  444. }
  445. static void main_task(void* args)
  446. {
  447. #if !CONFIG_FREERTOS_UNICORE
  448. // Wait for FreeRTOS initialization to finish on APP CPU, before replacing its startup stack
  449. while (port_xSchedulerRunning[1] == 0) {
  450. ;
  451. }
  452. #endif
  453. //Enable allocation in region where the startup stacks were located.
  454. heap_caps_enable_nonos_stack_heaps();
  455. // Now we have startup stack RAM available for heap, enable any DMA pool memory
  456. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  457. esp_err_t r = esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  458. if (r != ESP_OK) {
  459. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool (error 0x%x)", r);
  460. abort();
  461. }
  462. #endif
  463. //Initialize task wdt if configured to do so
  464. #ifdef CONFIG_TASK_WDT_PANIC
  465. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_TASK_WDT_TIMEOUT_S, true));
  466. #elif CONFIG_TASK_WDT
  467. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_TASK_WDT_TIMEOUT_S, false));
  468. #endif
  469. //Add IDLE 0 to task wdt
  470. #ifdef CONFIG_TASK_WDT_CHECK_IDLE_TASK_CPU0
  471. TaskHandle_t idle_0 = xTaskGetIdleTaskHandleForCPU(0);
  472. if(idle_0 != NULL){
  473. ESP_ERROR_CHECK(esp_task_wdt_add(idle_0));
  474. }
  475. #endif
  476. //Add IDLE 1 to task wdt
  477. #ifdef CONFIG_TASK_WDT_CHECK_IDLE_TASK_CPU1
  478. TaskHandle_t idle_1 = xTaskGetIdleTaskHandleForCPU(1);
  479. if(idle_1 != NULL){
  480. ESP_ERROR_CHECK(esp_task_wdt_add(idle_1));
  481. }
  482. #endif
  483. // Now that the application is about to start, disable boot watchdog
  484. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  485. rtc_wdt_disable();
  486. #endif
  487. #ifdef CONFIG_EFUSE_SECURE_VERSION_EMULATE
  488. const esp_partition_t *efuse_partition = esp_partition_find_first(ESP_PARTITION_TYPE_DATA, ESP_PARTITION_SUBTYPE_DATA_EFUSE_EM, NULL);
  489. if (efuse_partition) {
  490. esp_efuse_init(efuse_partition->address, efuse_partition->size);
  491. }
  492. #endif
  493. app_main();
  494. vTaskDelete(NULL);
  495. }